Volatile memory devices and methods for forming same
A method for forming a volatile memory device. A substrate comprising a pair of neighboring trenches is provided, each trench comprising a capacitor. A collar insulating layer is formed on an upper sidewall of each trench. The collar insulating layer comprises a low level portion and a high level portion adjacent to a predetermined active area of the volatile memory device.
Latest Patents:
This application is a continuation-in-part (CIP) of U.S. application Ser. No. 10/669,346 filed on Sep. 25, 2003, which is hereby incorporated by reference.
BACKGROUNDThe invention relates in general to memory devices, and more particularly, to volatile memory devices and methods for forming the same.
A dynamic random access memory (DRAM) device is a typical volatile memory device for integrated circuit devices. A DRAM cell includes an access transistor and a storage capacitor. A buried strap has been employed in fabricating deep trench-based DRAM devices. The buried strap is critical in connecting the storage capacitor to the access transistor. Accordingly, the resistivity of the buried strap and the buried strap width are important factors in providing superior interconnect properties between transistors and capacitors. The buried strap width is subject to the active area of the deep trench overlay.
An embodiment of the invention provides a volatile memory device and method of fabricating thereof. A collar insulating layer is defined by a mask layer to form a collar insulating layer with a high level portion and a low level portion, thus increasing the distance between conductive layers in trenches and active areas of the volatile memory device. Shorts between active areas and deep trench capacitors are eliminated.
An embodiment of a method for forming a volatile memory device comprises providing a substrate comprising a pair of neighboring trenches, each trench comprising a capacitor. A collar insulating layer is formed on upper sidewall of each trench. The collar insulating layer comprises a low level portion and a high level portion adjacent to a predetermined active area of the volatile memory device.
Also provided is a volatile memory device, comprising a substrate comprising a pair of neighboring trenches; two capacitors, each disposed in lower portions of the corresponding trenches; two conductive layers, each disposed in the corresponding trenches and overlying the capacitors, wherein the conductive layers are under the substrate surface level; and two collar insulating layers, each disposed on the upper sidewalls of corresponding trenches and surrounding the corresponding conductive layers, wherein each collar insulating layer comprises a low level portion and a high level portion adjacent to a predetermined active area of the volatile memory device.
Further provided is a volatile memory device, comprising a strip-shaped active area and a pair of trench capacitors disposed on both sides of the strip-shaped active area. Each trench capacitor comprises a conductive layer disposed on upper portion of the trench capacitor, and a collar insulating layer surrounding the conductive layer. The collar insulating layer comprises a low level portion and a high level portion adjacent to the strip-shaped active area.
DESCRIPTION OF THE DRAWINGSThe invention can be more fully understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:
A plurality of openings is then formed in the hardmask layer 203 by lithography and etching. Anisotropic etching, such as reactive ion etching (RIE), is subsequently performed on the substrate 200 using the hardmask layer 203 as an etch mask to form a plurality of trenches therein. In order to simplify the diagram, only a pair of neighboring trenches 204 is shown.
A buried trench capacitor 208 is respectively formed in a lower portion of each trench 204. The formation of the buried trench capacitors 208 includes the following steps. First, a buried bottom plate 205 is formed in the substrate around the lower portion of the trench 204. Next, a capacitor dielectric layer 206, such as a silicon nitride/silicon oxide (NO) layer or a silicon oxide/silicon nitride/silicon oxide (ONO) layer, is conformably formed over the lower portion of the sidewall of the trench 204. Finally, a top plate 207, such as a doped polysilicon layer, is formed in the lower portion of the trench 204 and surrounded by the capacitor dielectric layer 206.
A conformal insulating layer 210, such as a silicon oxide layer, is deposited overlying the hardmask layer 203 and an upper portion of the inner surface of each trench 204 by conventional deposition, such as CVD.
Referring to the
As shown in
The collar insulating layer 214 is defined to have a low level portion 214b and a high level portion 214a adjacent the predetermined active areas. The pattern of the mask 250 is not limited, and can have any pattern covering the portion of the collar insulating layer adjacent to the predetermined active areas.
In
Next, referring to
Due to the high level portion of the collar insulating layer, the second conductive layer shrinks to increase the distance between the second conductive layer and the active area. Process window for alignment between the active area and the trench capacitor may thus be increased, potentially eliminating AA-DT shorts.
While the invention has been described by way of example and in terms of preferred embodiment, it is to be understood that the invention is not limited thereto. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims
1. A method for forming a volatile memory device, comprising:
- providing a substrate comprising a pair of neighboring trenches, each comprising a capacitor; and
- forming a collar insulating layer on an upper sidewall of each trench, wherein the collar insulating layer comprises a low level portion and a high level portion wherein the high level portion is adjacent to a predetermined active area of the volatile memory device.
2. The method as claimed in claim 1, wherein the step of forming the collar insulating layer comprises:
- forming an insulating layer on the sidewall of the trench overlying the capacitor;
- forming a first conductive layer overlying the capacitor, wherein the first conductive layer is surrounded by the insulating layer;
- using a mask layer to cover a portion of the insulating layer adjacent to the predetermined active area;
- etching the uncovered insulating layer; and
- removing the mask layer.
3. The method as claimed in claim 2, further comprising:
- forming a second conductive layer on the first conductive layer in each trench;
- forming a strip-shaped active area mask layer overlying the substrate and covering portion of each trench;
- etching the substrate using the active area mask layer as a mask to form an active area.
4. The method as claimed in claim 3, wherein the second conductive layer has a first distance from the predetermined active area, the trench has a second distance from the predetermined active area wherein the second distance is less than the first distance for about thickness of the collar insulating layer.
5. The method as claimed in claim 1, wherein the first conductive layer and the second conductive layer are doped polysilicon.
6. The method as claimed in claim 1, wherein the collar insulating layer comprises silicon oxide.
7. A volatile memory device, comprising:
- a substrate comprising a pair of neighboring trenches;
- two capacitors, each respectively disposed in a lower portion of the trenches;
- two conductive layers, each respectively disposed in the trenches and overlying the capacitors, wherein the conductive layers are under the substrate surface level; and
- two collar insulating layers, each respectively disposed on the upper sidewalls of the trenches and surrounding the conductive layers, wherein each collar insulating layer comprises a low level portion and a high level portion wherein the high level portion is adjacent to a predetermined active area of the volatile memory device.
8. The volatile memory device as claimed in claim 7, further comprising two transistors, each disposed on the substrate and adjacent to the corresponding trenches, and comprising a source/drain region electrically connected to the corresponding conductive layers through buried straps over the low level portions of the corresponding collar insulating layers.
9. The volatile memory device as claimed in claim 7, wherein the collar insulating layers comprise silicon oxide.
10. The volatile memory device as claimed in claim 7, wherein the second conductive layer has a first distance from the predetermined active area, the trench has a second distance from the predetermined active area wherein the second distance is less than the first distance for about thickness of the collar insulating layer.
11. A volatile memory device, comprising:
- a strip-shaped active area;
- a pairs of trench capacitors disposed on both sides of the strip-shaped active area, each trench capacitor comprising:
- a conductive layer disposed on upper portion of the trench capacitor; and
- a collar insulating layer surrounding the conductive layer, wherein the collar insulating layer comprises a low level portion and a high level portion wherein the high level portion is adjacent to the strip-shaped active area.
12. The volatile memory device as claimed in claim 11, wherein the collar insulating layer comprises silicon oxide.
13. The volatile memory device as claimed in claim 11, wherein the second conductive layer has a first distance from the active area, the trench has a second distance from the active area wherein the second distance is less than the first distance for about thickness of the collar insulating layer.
Type: Application
Filed: Nov 9, 2004
Publication Date: Mar 31, 2005
Patent Grant number: 7241659
Applicant:
Inventors: Chin-Long Hung (Hsinchu), Hong-Long Chang (Hsinchu), Yueh-Chuan Lee (Nantou County)
Application Number: 10/983,664