Marks and method for multi-layer alignment
Marks and a method for multi-layer alignment. A first layer with first alignment marks is formed on a semiconductor substrate, wherein the first alignment marks are separated parallelly by a predetermined distance. A second layer with second alignment marks is formed on the first layer, wherein the second alignment marks are separated parallelly by a predetermined distance. The shift distance of each first alignment mark is measured to calculate a first midpoint between the first alignments. The shift distance of each second alignment mark is measured to calculate a second midpoint between the second alignments. A third midpoint acting as a datum point between the fist midpoint and the second midpoint is calculated.
Latest NANYA TECHNOLOGY CORPORATION Patents:
- MEMORY DEVICE AND CONTROL METHOD FOR PERFORMING ROW HAMMER PROTECTION
- Semiconductor device with composite conductive features and method for fabricating the same
- Method for preparing recessed gate structure with protection layer
- Semiconductor device with programmable element and method for fabricating the same
- Semiconductor device having double bit capacity and method for manufacturing the same
1. Field of the Invention
The invention relates to an alignment mark and alignment method using the same, and more particularly to marks and method for multi-layer alignment.
2. Description of the Related Art
Electronic elements, such as MOS or capacitors, are fabricated using integrated circuit fabrication comprising deposition, photolithography, etching, diffusion, and ion implantation.
In general photolithography, a photoresist layer is coated on a wafer, and the wafer is exposed in an exposure system, and then developed to transfer the pattern from the mask to the photoresist layer. Photolithography may be repeated several times to overlay multi-layer interconnect structures.
In the overlay step, inaccuracy of alignment must be controlled within an allowable range. For example, each exclusive mask used on a corresponding layer forms a predetermined pattern, in which a target formed in each mask enables alignment of a current layer with a previous layer.
Overlay error occurs easily during alignment and exposure because the mask on the wafer in the exposure system is not stable or temperature is not controlled.
In
In
After photolithography, the wafer is deformed by high temperature in oxidation or thermal process, and the alignment marks of the metal wire layer are also deformed. In
In
In
In ULSI fabrication, electronic element size is reduced during various steps, such that the quality of resolution and overlay accuracy of the conventional exposure process is sufficient.
SUMMARY OF THE INVENTIONThe present invention is directed to marks and a method for multi-layer alignment. The marks align easily in the pattern process, such that alignment errors are reduced.
Accordingly, the present invention provides a method for multi-layer alignment of a semiconductor substrate with alignment marks. A first layer with first alignment marks is formed on the semiconductor substrate, wherein the first alignment marks are separated parallelly by a predetermined distance. A second layer with second alignment marks is formed on the first layer, wherein the second alignment marks are separated parallelly by a predetermined distance. The shift distance of each first alignment mark is measured to calculate a first midpoint between the first alignments. The shift distance of each second alignment mark is measured to calculate a second midpoint between the second alignments. A third midpoint acting as a datum point between the fist midpoint and the second midpoint is calculated.
Accordingly, the present invention also provides a method for multi-layer alignment for a semiconductor substrate with alignment marks. A first layer with first alignment marks is formed on the semiconductor substrate, wherein the first alignment marks are separated parallelly by a predetermined distance. A second layer with second alignment marks is formed on the first layer, wherein the second alignment marks are separated parallelly by a predetermined distance, and the second alignment marks and the first alignment marks are alternately disposed. The shift distance of each first alignment mark is measured to calculate a first midpoint between the first alignments. The shift distance of each second alignment mark is measured to calculate a second midpoint between the second alignments. A third midpoint acting as a datum point between the fist midpoint and the second midpoint is calculated.
Accordingly, the present invention provides marks for multi-layer alignment of a semiconductor substrate, comprising a first layer with first alignment marks, wherein the first alignment marks are separated parallelly by a predetermined distance, and a second layer with second alignment marks, wherein the second alignment marks are separated parallelly by a predetermined distance, the second alignment marks and the first alignment marks are alternately disposed and overlap completely.
BRIEF DESCRIPTION OF THE DRAWINGSFor a better understanding of the present invention, reference is made to a detailed description to be read in conjunction with the accompanying drawings, in which:
In
In
After photolithography, the wafer is deformed by high temperature in oxidation or thermal process, and the alignment marks of the metal wire layer are also deformed.
In
In
In step S401, a semiconductor substrate, such as wafer, is provided. A first layer, such as metal wire layer, with first marks is formed on the semiconductor substrate by photolithography. The first marks are separated parallelly by a predetermined distance.
In step S402, a second layer, such as metal wire layer, with second marks is formed on the first layer by photolithography. The second marks are separated parallelly by a predetermined distance, and the second marks and the first marks are alternately disposed.
In step S403, a first midpoint and a second midpoint of the first marks and the second marks on a semiconductor substrate deformed by oxidation or thermal process is measured respectively.
In step S404, a third midpoint between the first midpoint and the second midpoint is calculated.
In step S405, the third midpoint is defined as a datum point.
In step S406, a third layer is formed on the second layer by alignment with the datum point, such that the third layer aligns with both the first layer and the second layer.
A method for alignment of the present invention can be used in a conventional metal wire layer as shown in
In step S301, a semiconductor substrate, such as a wafer, is provided. A first layer, such as metal wire layer, with at least two first marks is formed on the semiconductor substrate by photolithography. The first marks are on the X and Y axes respectively and separated parallelly by a predetermined distance.
In step S302, a second layer, such as metal wire layer, with at least two second marks is formed on the semiconductor substrate by photolithography. The second marks are on the X and Y axes respectively and separated parallelly by a predetermined distance.
In step S303, a first midpoint and a second midpoint of each first mark and each second mark on a semiconductor substrate deformed by oxidation or thermal process are measured respectively.
In step S304, midpoints of the deformed marks on the X and Y axes are measured respectively. Four marks are formed on the first layer and the second layer respectively, such that measurement of the midpoint is performed at least four times for each layer. Determination and calculation of the method in
In step S305, midpoints between each first midpoint and each second midpoint on the X and Y axes are calculated.
In step S306, the four midpoints between the first midpoints and the second midpoints are defined as datum points.
In step S307, a third layer is formed on the second layer by alignment with the datum points, such that the third layer aligns both the first layer and the second layer.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Claims
1-4. (canceled)
5. A marks for multi-layer alignment of a semiconductor substrate, comprising:
- a first layer with first alignment marks, wherein the first alignment marks are separated parallelly by a predetermined distance; and
- a second layer with second alignment marks, wherein the second alignment marks are separated parallelly by a predetermined distance, the second alignment marks and the first alignment marks are alternately disposed, and overlap completely.
Type: Application
Filed: Feb 28, 2005
Publication Date: Jul 21, 2005
Applicant: NANYA TECHNOLOGY CORPORATION (TAOYUAN)
Inventor: Feng-Yi Chen (Taichung)
Application Number: 11/067,958