Method of using micro-contact imprinted features for formation of electrical interconnects for substrates
An imprinting stamp to imprint an opening in a material layer in which the imprint stamp has a coating of a seed material. The seed material is transferred onto the surface within the opening to operate as a seed for filling the opening. In one embodiment, low surface energy material is used as a passivation layer between the imprinting surface and the seed coating to reduce adhesion during micro-contact transfer of the seed into the opening. The imprinting stamp is used to form trenches and via openings for formation of electrical interconnects.
This is a Divisional application of Ser. No. 10/403,608 filed Mar. 31, 2003, which is presently pending.
FIELD OF THE INVENTIONThe embodiments of the present invention relate to semiconductor processing and, more specifically, to a use of a seed layer coated imprinting stamp to form interconnect formations.
BACKGROUND OF THE RELATED ARTIn the manufacture of semiconductor integrated circuit devices a variety of techniques are known for constructing different electrical interconnect features. For example, features, such as line traces, trenches, and via formations. form the conductive paths horizontally and vertically on a semiconductor substrate. As the density of devices increase significantly, new techniques are developed to increase interconnect density without substantial impact to cost, throughput and complexity in manufacturing. Accordingly new techniques which increase wiring or feature density, with the added benefit of reducing manufacturing complexity and/or costs, are an attractive advantage.
In the formation of various interconnect features, a typical practice is to use a photolithographic process for patterning and developing a photoresistive material (photoresist) to define the various interconnect features. For example, in one technique, a uniform layer of a conductor, such as copper, is formed on a dielectric layer and then coated with photoresist. Subsequently, masking and lithography are employed to pattern the photoresist. Then, the photoresist is developed so that the pattern is transferred to the copper material to identify underlying features and the remaining copper forms the conductive regions, such as line traces, on the surface of the dielectric. Openings are formed in the dielectric at various locations for the formation of vias. Vias extending completely through the dielectric layer allow for an electrical path from regions above the dielectric layer to those regions under the dielectric layer. The usage of various interconnecting features, as well as the use of pattern lithography to form such features, are generally known in the art.
In another example using the photoresist/lithography technique to form interconnects, a copper sheet is used to clad a dielectric core on both the upper and lower surfaces. Subsequently, the photoresist layer is deposited and masking and photolithography are used to pattern the photoresist. Next, the photoresist is developed to define the features and these features are exposed with the stripping of the photoresist. Subsequently, the assembly is laminated to cover the formed traces. Next, a laser micro via and mechanical drilling techniques are used to drill openings through the lamination to expose the trace or, alternatively, the drilling is performed completely through the lamination and to the core so that an opening extends completely through from the top surface. The procedure is then followed by a plating technique in which the exposed regions are plated. Generally, this technique will cover the exposed traces along the surface of the core but the vias extending through from the top to the bottom surface still remain, although the surfaces are plated. Next the vias are then plugged with a conductive material and the excess material is removed, by procedures such as grinding. Finally, a lid plating process is used to cover the upper and bottom surfaces of the plated hole. Further patterning may then be used to identify the conductive regions. Similar photoresist, masking, lithography procedures, as earlier described above, may be employed to pattern and define the traces along the upper and/or lower surfaces of the assembly.
BRIEF DESCRIPTION OF THE DRAWINGS
Although the imprinting stamp 120 may be used without further processing to stamp out openings and passages, the imprinting stamp 120 undergoes at least one additional processing. As noted, a seed layer 123 is formed along the lower stamp surface, including along surfaces 121, 122. The seed material selected for the seed layer 123 depends on the material to be grown in the formed stamped openings. Thus, for copper formation, a seed layer for copper growth is selected. Generally for copper growth, copper would be selected for the material of seed layer 123. As noted in
A variety of processes, including known processes may be used to coat the seed layer 123. For example, sputtering, vapor deposition, electroless deposition or other thin film deposition techniques may be used to coat the seed layer 123 onto the lower stamp surfaces. These are example processes only and are not described to limit the embodiments available. Although thickness of the seed layer 123 may vary significantly, generally, a thickness of approximately 20-30 nanometers (nm) is adequate to transfer the seed material into the stamped out openings as described below.
In one embodiment of the invention, the seed layer is coated onto the lower stamp surfaces as described above and transferred onto the stamped out opening. In another embodiment of the invention, the lower surfaces are first passivated by a monolayer or greater of low surface energy material to reduce the adhesion between the stamp surfaces and the seed material of layer 123. A variety of passivating materials may be used. For example, material such as poly tetra fluro ethyelen (PTFE, which is similar to the material used in non-stick cooking utensils) may be used. Dip coated/spun cast octadecyl trichloro silane (OTS) is another material available for use as the passivating material between the lower stamp surfaces and the seed layer 123. Other coatings may be used. Then, the seed layer 123 is coated onto the passivating material, as described previously. Again, the seed layer 123 may vary in thickness, but generally, a thickness of approximately 20-30 nm is adequate for seed material transfer.
Then, as shown in
In
During imprinting of the trenches 131 and via openings 132, the thin seed layer 123 is micro-contact printed onto surfaces that it comes into contact, including the floor and sidewalls of the trenches 131 and via openings 132. The above-described embodiment utilizing the passivation surface to reduce adhesion may be more successful in transferring the seed material, since adhesion is reduced when the passivation layer.
Once the seed material micro-contacts the floor and sidewalls of the imprinted regions, then the metal (or metal alloy) may be deposited or grown by a variety of techniques. In the above example, where copper seed layer is used, copper is then deposited or grown in the trenches 131 and via openings 132 to form the interconnects 140. In one embodiment, copper is grown by electrolytic plating, electroless plating or conductive adhesive. The trench interconnects may form wiring or lines of a microelectronic device, while the via interconnect form inter-level connections. The presence of the seed layer ensures that the interconnect material has adequate seed surface to initiate deposition/growth.
Subsequently, an imprinting stamp, such as the previously described imprinting stamp 120 shown of
A number of advantages may be derived from the practice of the embodiments of the invention. Instead of using the photolithographic procedure which may require five major phases (laminating or depositing metal, depositing of photoresist, generating a pattern, developing the photoresist and stripping the photoresist), the imprinting procedure uses two phases (imprinting and metal deposition or growth). The seed material on the imprinting stamp transfers to the imprinted openings and facilitates the deposition or growth of the interconnect material in the imprinted openings. The seed layer need not be separately deposited, since this is achieved by the micro-contact. The various embodiments of the invention may be more attractive to some processes, but may be adapted to various other processes as well. The reduction in the number of processing phases may also reduce the cost of manufacturing for some microelectronic devices.
Thus, method of using micro-contact imprinted features for formation of electrical interconnects for substrates is described. The techniques allow for formation of various electrical interconnects, including high-density interconnect (HDI) and low-density interconnect (LDI).
Claims
1-15. (canceled)
16. An apparatus comprising:
- an imprinting stamp to imprint an opening into a material layer;
- a coating on a surface of the imprinting stamp which is to be transferred by micro-contact when the opening is imprinted by the imprinting stamp.
17. The apparatus of claim 16 further comprising a passivation layer formed between the surface of the imprinting stamp and the coating to reduce adhesion of the imprinting stamp on the coating when the coating is transferred into the opening.
18. The apparatus of claim 17, wherein the coating is metallic and has an approximate thickness of 20-30 nanometers.
19. The apparatus of claim 17, wherein the coating is a metal.
20. The apparatus of claim 17 wherein the coating is copper.
Type: Application
Filed: Apr 18, 2005
Publication Date: Aug 25, 2005
Inventor: Charan Gurumurthy (Higley, AZ)
Application Number: 11/109,239