Integrated circuits and packaging substrates with cavities, and attachment methods including insertion of protruding contact pads into cavities
A packaging substrate (310) includes a semiconductor interposer (120) and at least one other intermediate substrate (110), e.g. a BT substrate. The semiconductor interposer has first contact pads (136C) attachable to dies (124) above the interposer, and second contact pads (340) attachable to circuitry below the interposer. Through vias (330) are made in the semiconductor substrate (140) of the interposer (120). Conductive paths going through the through vias connect the first contact pads (136C) to the second contact pads (340). The second contact pads (340) protrude on the bottom surface of the interposer. These protruding contact pads (340) are inserted into vias (920) formed in the top surface of the BT substrate. The vias provide a strong mechanical connection and facilitate the interposer handling, especially if the interposer is thin. In some embodiments, an interposer or a die (124.1) has vias in the top surface. Protruding contact pads (340.1, 340.2) of another die (124.1, 124.2) are inserted into these vias to provide a strong connection.
The present application is a division of U.S. patent application Ser. No. 10/739,788, filed Dec. 17, 2003, incorporated herein by reference.
BACKGROUND OF THE INVENTIONThe present invention relates to attachment of integrated circuits to other integrated circuits and/or intermediate substrates.
Integrated circuit dies (“chips”) can be attached to a lead frame and then packaged in a ceramic or plastic carrier. The leads of the lead frame can then be soldered to a printed circuit board (PCB). Alternatively, the chip can be soldered directly to the PCB (“flip chip” packaging). The flip chip packaging reduces the package size and shortens the electrical connections between the die and the PCB, but the flip chip packaging is vulnerable to solder failures caused by thermal expansion and contraction. The solder failures are due to the differences in the coefficient of thermal expansion (CTE) between the die and the PCB.
The CTE mismatch has been addressed by providing an intermediate substrate between the die and the PCB, with an intermediate CTE. For example, in a ball grid array (BGA) package shown in
In addition to reducing the thermal stresses, the intermediate substrate 110 may allow a smaller die size by allowing the die 124 to have smaller contact pads with a reduced pitch. The minimum size and pitch of the die's contact pads is limited by the size and pitch of the contact pads on the substrate to which the die is attached. For example, if the die is flip-chip bonded to a BT substrate, the size and pitch of the die's contact pads can be smaller than if the die is attached to an FR4 substrate (PCB).
Intermediate substrate 110 may also reduce the PCB area taken by the die because the intermediate substrate may redistribute the die's contact pads. The position of the die's contact pads is restricted by the die's circuitry. The BGA substrate's contact pads that are bonded to the PCB are not restricted by the die's circuitry. For example, the die may have contact pads only on the periphery, but the BGA substrate's contact pads attached to the PCB may be evenly distributed over the BGA area.
Further, if multiple dies 124 are mounted on a single intermediate substrate 110, the dies can be interconnected by interconnects in the intermediate substrate without using the PCB routing resources. This leads not only to saving the PCB area but also to shorter interconnections between the dies and hence to a better electrical performance (higher speed and lower power consumption, inductance and capacitance).
Metal layers 136 provide interconnects between the dies 124. The interconnects can be manufactured on silicon interposer 120 with a higher density and higher electrical performance than on BT substrate 110. There is no CTE mismatch between silicon substrate 120 and silicon dies 124.
We will use the term “packaging substrate” for each of substrates 110, 140, and for a structure consisting of the substrates 110 and 140 attached to each other. It is desirable to provide a reliable attachment between the packaging substrates 110, 140. The attachment should be mechanically strong. The attachment methods should minimize any breakage of the interposer 120, especially if the interposer is thin.
It is also desirable to provide a strong, reliable attachment of integrated circuits to each other and to packaging substrates.
SUMMARYThis section summarizes some features of the invention. Other features are described in the subsequent sections. The invention is defined by the appended claims which are incorporated into this section by reference.
In some embodiments of the present invention, a packaging substrate is provided which, like the packaging substrate of
Silicon interposers with through-silicon vias have been described in U.S. Pat. No. 6,322,903, incorporated herein by reference, but not in a packaging substrate having two or more intermediate substrates as in some embodiments of the present invention. The packaging substrates according to some embodiments of the present invention provide a manufacturing challenge if the silicon interposer is thin. Thin interposers are desirable because to reduce the package size and improve the electrical characteristics (by shortening the conductive paths through the interposer). Also, in some embodiments, it is easier to manufacture the through-silicon vias if the interposer is thin. However, thin interposers are fragile, can be warped, and their heat dissipation capabilities are poor, so the interposer handling is complicated. In U.S. Pat. No. 6,322,903, at least in some embodiments, the interposer is thinned only after attachment to a die. However, in a packaging substrate, the interposer may have to be thinned to its final thickness before the die attachment. In some embodiments, the interposer is thinned before attachment to the BT substrate. The semiconductor substrate of the interposer can be quite thin, e.g. 100 μm or thinner. The semiconductor substrate and the interposer may have substantially planar top and bottom surfaces, as opposed to interposers with cavities large enough to contain a die, with the cavities' sidewalls being thicker than the rest of the interposer to increase the interposer's mechanical strength (see U.S. patent application Ser. No. 09/952,263 filed Sep. 13, 2001 by Halahan et al., incorporated herein by reference). The term “substantially planar” indicates that any non-planarity of the semiconductor substrate or the interposer is so minor as to have no significant effect on the mechanical strength of the structure.
Some aspects of the present invention relate to a manufacturing process, and to a BT substrate, that simplifies the handling of thin silicon interposers.
The via structures can also be used to attach the integrated circuits to each other and to packaging substrates. For example, in some embodiments, an integrated circuit die has contact pads protruding on its bottom surface. These contact pads can be inserted into vias formed in the top surface of an interposer or another die to increase the strength of the structure.
The invention is not limited to the embodiments discussed in this section. The invention is not limited to thin interposers, and further is applicable to non-silicon semiconductor interposers attached to non-BT intermediate substrates. Other features and advantages of the invention are described below. The invention is defined by the appended claims.
BRIEF DESCRIPTION OF THE DRAWINGS
The embodiments described in this section illustrate but do not limit the invention. The invention is not limited to particular materials, process steps, or dimensions. The invention is defined by the appended claims.
Silicon interposer 120 includes metal layers 136 formed over silicon substrate 140. Substrate 140 has substantially planar top and bottom surfaces, and is quite thin. In some embodiments, the planarity of substrate 140 is suitable for fine geometry photolithography (finer than possible with BT and FR4 substrates). The thickness of substrate 140 can be 100 μm or less (50 μm to 35 μm thickness values believed to be achievable, and smaller values may be possible). Layers 136 provide interconnect lines and may also provide power and ground planes, resistors, inductors, capacitor plates for decoupling capacitors and other capacitor types, and possibly other elements, known or to be invented. Layers 136 can be separated from each other, and from the substrate, by dielectric layers 144. Layers 136 contact each other and the silicon substrate through openings in the dielectric layers. Layers 136 can also be formed directly on the silicon substrate if desired. Layers 136 provide contact pads 136C at the top surface of the interposer. The contact pads are available for flip-chip attachment to dies 124.
Silicon substrate 140 includes metalized through-silicon vias 330 that pass between the top and bottom surfaces of substrate 140. Conductive paths are provided from contact pads 136C at the top of the interposer to contact pads 340 at the bottom of the interposer through the vias 330. Contact pads 340 are attached to contact pads 350 at the top surface of BT substrate 110.
Interconnects (not shown) in BT substrate 110 connect the contact pads 350 to contact pads 360 at the bottom surface of substrate 110. Solder balls 134 are formed on pads 360 by conventional techniques for attachment to PCB 130.
The size and spacing (pitch) of contact pads 136C on interposer 120 matches the size and the pitch of the contact pads on dies 124. If dies 124 are silicon integrated circuits, their CTE matches the CTE of the interposer, so the pitch of contact pads 136C can be small because the low thermal stresses at the interface between the dies and the interposer make it unnecessary to use large solder balls 370. The contact pads 340 on the bottom of the interposer match the top contact pads 350 of BT substrate 110. For some fabrication technologies, the minimum dimensions are as shown in the following table. The dimensions can typically be reduced if more expensive technologies are used.
To facilitate the interposer handling, the metal contact pads 340 are formed to protrude out of vias 330. The protruding contact pads 340 are inserted into cavities in BT substrate 110, as explained in more detail below. The invention is not limited to the protruding contact pads or the cavities however.
Silicon interposer 120 can be manufactured using conventional techniques. See e.g. the aforementioned U.S. Pat. No. 6,322,903. Other techniques are described in U.S. patent application Ser. No. 10/410,929 filed on Apr. 9, 2003 by P. Halahan et al., entitled “Electroplating and electroless plating of conductive materials into openings, and structures obtained thereby”, incorporated herein by reference. Still other techniques can possible be used, whether known or to be invented. An exemplary manufacturing process is as follows. Vias 330 (
Optionally, gold (Au) layer 444 and nickel (Ni) layer 448 are electroplated, in that order, to an exemplary thickness of 0.2 μm and 1.0 μm respectively.
Copper 430.2 is electroplated on nickel 448 to fill the vias 330 and possibly protrude out of the vias. In the electroplating of layers 444, 448, 430.2, the cathode terminal (not shown) of the power source is placed at the periphery of wafer 140 in physical contact with seed layer 430.1.
Optionally, nickel (Ni) layer 450 is electroplated on the top surface of copper layer 430.2 to an exemplary thickness of 0.5 μm.
Resist 440 is removed (
Then a CMP step (chemical mechanical polishing) is performed to remove copper 430.2, nickel 448, gold 444, and TiW 420 off the top surface of substrate 140 (
In an alternative embodiment, the wet etch of copper 430.1 is omitted, and copper 430.1 is removed by the CMP step. The separate wet etch of copper 430.1 may be desirable however because it may shorten the more expensive CMP step, thus reducing the total manufacturing cost.
Oxide 410 can be patterned if desired. Metal layers 136 (
Then the interposer wafer is thinned from the bottom to expose the gold 444. See
The plasma etch forms copper oxide (not shown) on the exposed portions of copper 430.1. The copper oxide and the copper 430.1 are etched by a wet etch to expose gold 444. The gold provides a solderable oxide-free surface. Nickel 448 will prevent copper diffusion from layer 430.2 into the solder. The copper diffusion may be undesirable because it increases the solder melting temperature. In other embodiments, the copper diffusion is desirable to achieve a certain solder hierarchy (the hierarchy of the melting temperatures of different solders) as explained below. In such embodiments, the etch of copper 430.1 can be omitted.
As stated above, gold 444 can be omitted. The etch of copper 430.1 will then expose nickel 448.
In some embodiments, the copper 430.1 is not etched away. The copper oxide (not shown) on copper 430.1 can be removed by a wet etch. The copper oxide can also be removed by a solder flux during soldering of the interposer wafer to BT substrate 110 (the soldering operation is described below). Layers 444, 448 can be omitted.
Metal contact pads 340 are metal protrusions formed by the metal layers 430.2, 448, 444, 430.1, 420 below the bottom surface of silicon 140. In some embodiments, the height Hd of metal contact pads 340 is 50 μm.
A dielectric layer (not shown) can optionally be formed on the bottom surface of the interposer to cover the silicon 140 but not the metal contact pads 340. The dielectric can be formed without photolithography. See the aforementioned U.S. Pat. Nos. 6,322,903 and 6,498,381 and U.S. patent application Ser. No. 10/410,929.
The interposer wafer can be diced if desired. The dicing can be performed at the same time as the interposer wafer thinning if vias were formed along the dicing lines (scribe lines) simultaneously with vias 330 at the stage of
In some embodiments, the interposer wafer is not diced. ICs 124 will be attached to the wafer.
In some embodiments, metal 430.2 does not fill the through-silicon vias. Metal 430.2 is a thin film deposited over the via sidewalls, and it can be part of a layer 136. See the aforementioned U.S. Pat. No. 6,498,381. Also, in some embodiments the contact pads 340 do not protrude out of the bottom surface of the interposer.
Interposer 120 (diced or undiced) can be attached to a conventional BT substrate 110 with solder, conductive epoxy, anisotropic adhesive, thermocompression, or possibly by other techniques, known or to be invented. In some embodiments, however, specially processed BT substrates are used to minimize the interposer handling. The interposer handling should preferably be minimized if the interposer is thin. The interposer's silicon substrate 140 can be 100 μm or thinner, the interposer can be fragile, and its heat dissipation capability can be low. Also, the interposer can be warped. Further, some conventional soldering techniques, e.g. the techniques that involve electroplating of solder and under-ball metallurgy layers on contact pads 340, may require photolithography on the bottom surface of the interposer. The use of photolithography is undesirable because of possible wafer damage and mask misalignment. The use of a conventional BT substrate can also be difficult due to a possibly non-uniform height of protruding contact pads 340. Those contact pads 340 that have a smaller height may be unable to reach the BT substrate contact pads 350 (
BT substrate 110 of
The difference between the BT substrate 110 of
In one embodiment, each cavity 920 has a diameter Dcav=150 μm to accommodate a 50 μm to 60 μm diameter Dc of the contact pads 340. Dc can be calculated starting with the diameter Dv (
Cavities 920 are filled with solder paste 930. In one embodiment, the solder paste is deposited to cover the BT substrate, and then is wiped off by a squeegee blade to force the solder into cavities 920 and remove it from the top surface of BT layer 110.3.
The solder is chosen to have a high melting temperature to provide a desired solder hierarchy for subsequent solder attachment of dies 124 and PCB 130. In some embodiments, the solder paste is a no-clean type NC253 available from AIM of Montreal, Canada. This paste incorporates solder flux but there is no need to clean the flux after the solder reflow.
No-flow underfill 940 (dielectric) is dispensed on BT substrate 110 at the future site of interposer 120. In some embodiments, the underfill is type STAYCHIP™ 2078E available from Cookson Electronics, a company having an office in Georgia, the United States of America. This underfill performs both the underfill function and the solder flux function. The underfill can be dispensed with a dispensing system of type CAMELOT/SPEEDLINE 1818 available from Cookson Electronics.
Interposer wafer 120 is placed on BT substrate 110 (
Underfill 940 spreads out under the interposer. In the embodiment shown, the bottom surface of silicon 140 does not reach the BT substrate. Underfill 940 helps insulate the silicon from solder 930. Therefore, it is unnecessary to form a dielectric layer on the bottom silicon surface.
The interposer placement can be performed with a placement tool of type SIPLACE F4 available from Siemens corporation of Germany. The placement tool picks up the interposer from the top by a vacuum holder 1010 schematically shown in
The structure is heated to reflow the solder paste 930 and cure the underfill 940. The solder wets the bottom and side surfaces of copper contact pads 340. In one embodiment, the final value of the gap G1 between the silicon 140 and the BT substrate 110 is 25 μm. The gap values of 5 to 10 μm and larger are believed to be appropriate to provide sufficient electrical insulation if no dielectric is formed on the bottom surface of silicon 140. The contact 340 portion inside the vias 920 is 25 μm high (C1=25 μm in
Then vacuum holder 1010 releases the interposer.
In some embodiments, the vacuum holder releases the interposer before the solder reflow. The interposer stays in place due to a surface tension between silicon 140 and the underfill 940. Multiple interposers can be placed on BT substrate 110, and the solder reflow and underfill curing can be performed in a single heating step for all the interposers. A similar technique has previously been applied for flip-chip mounting of dies on a BT substrate, as described in M. Painaik and J. Hurtley, “Process Recommendations for Assembly of Flip Chips using No-flow Underfill”, Technical Bulletin, Cookson Semiconductor.
In the BT embodiment described above, the BT layers 110.1, 110.2, 110.3 are laminated on top of each other. Each layer 110.1, 110.2 is a solid sheet placed laminated on the structure in a solid form. In some embodiments, the top layer 110.3 is made from a material different from the material of layers 110.1, 110.2. For example, solder dam materials can be used, such as photoimageable polyimide, Dupont VACREL 8100, Dupont Flexible PhotoImageable Coverlay (PIC) 1000 & 2000, Shipley (Dynachem) DynaMASK 5000, Shipley ConforMASK 2500, and possibly others. Some of the solder dam materials (e.g. polyimide) can be deposited in a liquid (possibly viscous) form and then cured.
Metal 1110 may be omitted (as in
In some embodiments, solder 1210 has a lower melting temperature than solder 930. Therefore, solder 930 is not melted during the attachment of dies 124.
In the embodiment of
Metal contact pads 136C can be formed from a material other than copper. In some embodiments, interconnects 136 are made of copper, but contact pads 136C are plated with a layer 1220 of nickel or gold. Layer 1220 does not dissolve in solder 1210 and provides a barrier for the copper diffusion from interconnects 136, so the melting temperature of solder 1210 does not change. In other embodiments, the melting temperature of solder 1210 changes during the attachment of the interposer to substrate 110, but the melting temperature of solder 1210 remains below the melting temperature of solder 930.
Each die 124.1 has one or more metalized through vias 330.1 formed in the die's semiconductor substrate 140.1 (e.g. monocrystalline silicon). Each via 330.1 passes between the top and bottom surfaces of substrate 140.1. Conductive paths are provided from contact pads at the top of the die 124.1 to contact pads 340.1 at the bottom of the die through the vias 330.1. Contact pads 340.1 protrude out of the respective vias 330.1. The dies 124.1 can be manufactured using the same techniques as described above for interposer 120 (involving the wafer thinning to expose the contact pads 340.1). Each die may have the same general structure as interposer 120 in
In some embodiments, dies 124.1 have devices (e.g. transistors, diodes, and others) manufactured at the top surface (active surface). Solder balls 1210.1 are attached to the contact pads on top of the dies, possibly before the wafer thinning operation exposing the contact pads 340.1, as in
Dies 124.2 may be similar to dies 124.1, but there is no solder on dies 124.2. Dies 124.2 include metalized vias 330.2 in semiconductor substrates 140.2, and contact pads 340.2 protruding out of the vias. The active surface of dies 124.2 is the top surface in some embodiments.
The third level dies 124.3 are like dies 124 in
The manufacturing sequence is shown in
In some embodiments, all of solders 120.0, 120.1, 930, 370 are initially the same material. In an illustrative example, the solders are eutectic type LF128 described above, with the initial melting temperature of 218° C. The melting temperature of solder 930 increases to about 230° C. in step 420.
At step 1430, dies 124.1 are soldered to interposer 120 with solder 1210.0, at a temperature of about 218° C. or higher, but below 230° C. not to melt the solder 930. The copper from contact pads 340.1 dissolves in solder 1210.0 and increases its melting temperature to about 230° C. Solder 1210.1 may melt, but its melting temperature does not increase because the solder 1210.1 is not in contact with copper or other material that could increase the solder melting temperature (the top surface portions of the top contact pads of die 124.1 are made of suitable materials to ensure that the solder melting temperature does not increase).
At step 1440, dies 124.2 are attached to dies 124.1 with solder 1210.1. Solders 1210.0 and 930 do not melt. The melting temperature of solder 1210.1 is increased to about 230° C. due to the diffusion of copper from contact pads 340.2.
At step 1450, dies 124.3 are flip-chip attached to dies 124.2 with solder 370. Solders 930, 1210.0, 1210.2 do not melt. If desired, the top contact pads on dies 124.2 may have copper to increase the melting temperature of solder 370. The higher melting temperature may be desirable to prevent the solder melting during the attachment of BT substrate 110 to PCB 130 (
Many variations are possible. For example, any number of dies can be used at each level. Also, one or more dies 124.2 can be attached directly to interposer 120, i.e. there may be three levels of dies over one interposer area but only two levels of dies over another interposer area. Any number of die levels can be present in different interposer areas.
Other solder types and melting temperatures can be used, and materials other than copper can be used to increase the melting temperatures. Different materials and contact pad structures can be used in different dies. The semiconductor substrates can be different semiconductor materials.
Varying the solder melting temperature to achieve a desired solder hierarchy is not limited to the interposer structures, but may be used in other semiconductor packages, known or to be invented, with or without interposers.
In some embodiments, interposer 120 and/or dies 124.1 are provided with deep cavities 920 at the top surface to increase the mechanical strength of the solder attachment and provide a reliable electrical contact. See
As shown in
Metal layer 1110 (e.g. gold or nickel) can be deposited on the sidewalls and bottom of the vias in top layer 144 to improve the electrical connection and provide a barrier against copper 136 diffusion into solder 1210.0. Alternatively, metal 1110 can be plated only on the bottom of the openings to provide a copper diffusion barrier.
In some embodiments, the same dimensions are obtained as for the attachment between the BT substrate and the interposer, i.e. the final value of the gap between the silicon 140.1 and interposer 120 is 25 μm (gap values of 5 to 10 μm and larger are believed to be appropriate to provide sufficient electrical insulation if no dielectric is formed on the bottom surface of silicon 140.1); the contact 340.1 portion inside the cavities in top layer 144 is 25 μm high (note dimension C1 in
Underfill (not shown) can be injected between the interposer and the dies 124.1 using known techniques.
In some embodiments, dies 124.1 are attached to interposer 120 before the interposer is thinned. See the aforementioned U.S. Pat. No. 6,322,903. The attachment process can be the same as the process of attaching the interposer to BT substrate 110. For example, in some embodiments, before the interposer is thinned, solder paste 1210.0 is placed into the cavities on top of the interposer, then a no-fill underfill is dispensed and a die or dies 124.1 placed on the interposer, then a heating step is performed. A copper diffusion barrier can be omitted. Copper 1110 and/or 136 on top of the interposer and copper 430.1 from dies 124.1 dissolves in solder 1210.0 to increase the solder melting temperature. Then interposer 120 is thinned and attached to BT substrate 110. Solder 1210.0 will not melt during the attachment of interposer 120 to BT substrate 110.
The invention is not limited to the embodiments described above. For example, non-eutectic solders can be used. The “melting temperature” is any temperature as high or higher than the solidus and but not higher than the liquidus. As is known, the solidus is the highest temperature at which 100% of solder is solid, i.e. the solder is just beginning to melt. The liquidus is the lowest temperature at which 100% of the solder is liquid. For a eutectic solder, the solidus and the liquidus are the same.
Also, in some embodiments, the cavities 920 (
The interposer may include capacitors having a capacitance of 5.0 pF or higher. For example, capacitance values of 10 pF, 100 pF, or higher have been used on circuit boards to decouple the power lines from the ground lines or for other purposes, and such capacitors can be manufactured in the interposer. Resistors having resistance values of 10 Ω and higher (e.g. 50 Ω, 100 Ω, or 150 Ω) are used on circuit boards for line termination and other purposes, and they can be manufactured in the interposer. Inductors having inductance values of 100 nH or higher are commonly used on circuit boards and can be manufactured in the interposer. The invention is not limited to particular capacitance, resistance or inductance values. Other embodiments and variations are within the scope of the invention, as defined by the appended claims.
Claims
1. A structure comprising:
- (1) an interposer comprising:
- a semiconductor substrate;
- one or more first conductive contact pads attachable to circuitry placed above the interposer;
- one or more second conductive contact pads attachable to circuitry placed below the interposer; and
- one or more conductive paths passing through the semiconductor substrate and connecting at least one of the first contact pads to at least one of the second contact pads;
- wherein each of the second contact pads is provided by a conductor formed in a corresponding via in the semiconductor substrate and protruding downward out of the via and out of the interposer at a bottom surface of the interposer, the conductor providing a downward protrusion underneath the via at the bottom surface of the interposer;
- (2) an intermediate integrated circuit packaging substrate comprising:
- a dielectric substrate or a plurality of dielectric substrates attached to each other;
- one or more first conductive contact pads attachable to circuitry above the intermediate substrate;
- one or more second conductive contact pads attachable to circuitry below the intermediate substrate;
- one or more conductive paths each of which connects at least one first contact pad of the intermediate substrate to at least one second contact pad of the intermediate substrate;
- wherein each of the one or more first contact pads of the intermediate substrate is formed in a corresponding via in the top surface of the intermediate substrate, each via extending into at least one of the dielectric substrates;
- wherein the protrusions formed by the conductors of the interposer are inserted into the corresponding vias of the intermediate substrate and attached to the first contact pads of the intermediate substrate in the vias in the intermediate substrate.
2. The structure of claim 1 the bottom surface of the semiconductor substrate is spaced from the top surface of the intermediate substrate.
3. The structure of claim 2 a spacing between the bottom surface of the semiconductor substrate and the top surface of the intermediate substrate is at least 5 μm.
4. The structure of claim 1 wherein at least a portion of the bottom surface of the semiconductor substrate is not covered by any dielectric layer in the interposer.
5. The structure of claim 1 wherein at least 10 μm of each protrusion is inside of the corresponding via.
6. The structure of claim 1 wherein the intermediate substrate comprises said plurality of the dielectric substrates.
7. The structure of claim 6 wherein each of the vias in the intermediate substrate passes through at least one of the dielectric substrates.
8. The structure of claim 6 wherein the adjacent dielectric substrates are separated by conductive layers, and at least one of the conductive paths of the intermediate substrate passes through the conductive layers and through the dielectric substrates.
9. The structure of claim 8 wherein all of the dielectric substrates are made of the same material.
10. The structure of claim 1 wherein the dielectric substrate or substrates are made of an organic material.
11. The structure of claim 1 wherein the dielectric substrate or substrates are made of bis-maleimide triazine (BT).
12. A structure comprising:
- (1) an interposer comprising:
- a semiconductor substrate;
- one or more first conductive contact pads attachable to circuitry placed above the interposer;
- one or more second conductive contact pads attachable to circuitry placed below the interposer; and
- one or more conductive paths passing through the semiconductor substrate and connecting at least one of the first contact pads to at least one of the second contact pads;
- wherein each of the second contact pads protrudes out at a bottom surface of the interposer;
- (2) an intermediate integrated circuit packaging substrate comprising:
- a dielectric substrate or a plurality of dielectric substrates attached to each other;
- one or more first conductive contact pads attachable to circuitry above the intermediate substrate;
- one or more second conductive contact pads attachable to circuitry below the intermediate substrate;
- one or more conductive paths each of which connects at least one first contact pad of the intermediate substrate to at least one second contact pad of the intermediate substrate;
- wherein each of the one or more first contact pads of the intermediate substrate is formed in a corresponding via in the top surface of the intermediate substrate, each via extending into at least one of the dielectric substrates;
- wherein the protruding second contact pads of the interposer are inserted into the corresponding vias of the intermediate substrate and soldered in the vias to the first contact pads of the intermediate substrate with solder.
13. The structure of claim 12 a spacing between the bottom surface of the semiconductor substrate and the top surface of the intermediate substrate is at least 5 μm.
14. The structure of claim 12 wherein at least a portion of the bottom surface of the semiconductor substrate is not covered by any dielectric layer in the interposer.
15. The structure of claim 12 wherein at least 10 μm of each protrusion is inside of the corresponding via.
16. The structure of claim 12 wherein the intermediate substrate comprises said plurality of the dielectric substrates.
17. The structure of claim 16 wherein each of the vias in the intermediate substrate passes through at least one of the dielectric substrates.
18. The structure of claim 16 wherein the adjacent dielectric substrates are separated by conductive layers, and at least one of the conductive paths of the intermediate substrate passes through the conductive layers and through the dielectric substrates.
19. The structure of claim 18 wherein all of the dielectric substrates are made of the same material.
20. The structure of claim 18 wherein the dielectric substrate or substrates are made of an organic material.
21. The structure of claim 18 wherein the dielectric substrate or substrates are made of bis-maleimide triazine (BT).
22. An intermediate substrate for providing interconnects between an integrated circuit die and a printed circuit board, the intermediate substrate comprising:
- a plurality of dielectric substrates attached to each other and comprising a top dielectric substrate and one or more dielectric substrates below the top dielectric substrate;
- one or more first conductive contact pads attachable to circuitry above the intermediate substrate;
- one or more second conductive contact pads attachable to circuitry below the intermediate substrate;
- one or more conductive paths each of which passes through at least one of the dielectric substrates and connects at least one first contact pad to at least one second contact pad;
- wherein a first portion of each of the one or more first contact pads is formed below the top dielectric substrate, and a corresponding via is provided through at least the top dielectric substrate, the via terminating at the first portion of the first contact pad;
- wherein each of the one or more first contact pads comprises a second portion formed on the sidewalls of the via, the first and second portions allowing insertion into the via of a contact pad external to the intermediate substrate for attachment to the first contact pad.
23. The structure of claim 22 wherein the adjacent dielectric substrates are separated by conductive layers, and at least one of the conductive paths of the intermediate substrate passes through the conductive layers and through the dielectric substrates.
24. The structure of claim 22 wherein the dielectric substrate or substrates are made of bis-maleimide triazine (BT).
25. An intermediate substrate for providing interconnects between an integrated circuit die and a printed circuit board, the intermediate substrate comprising:
- a plurality of dielectric substrates attached to each other and comprising a top dielectric substrate and one or more dielectric substrates below the top dielectric substrate;
- one or more first conductive contact pads attachable to circuitry above the intermediate substrate;
- one or more second conductive contact pads attachable to circuitry below the intermediate substrate;
- one or more conductive paths each of which passes through at least one of the dielectric substrates and connects at least one first contact pad to at least one second contact pad;
- wherein all the dielectric substrates are made of the same material;
- wherein at least a first portion of each of the one or more first contact pads is formed below the top dielectric substrate, and a corresponding via is provided through at least the top dielectric substrate, the via terminating at the first portion of the first contact pad.
26. The structure of claim 25 wherein the adjacent dielectric substrates are separated by conductive layers, and at least one of the conductive paths of the intermediate substrate passes through the conductive layers and through the dielectric substrates.
27. The structure of claim 25 wherein the dielectric substrates are made of an organic material.
28. The structure of claim 25 wherein the dielectric substrates are made of bis-maleimide triazine (BT).
29. A structure comprising:
- (1) a first structure comprising:
- a semiconductor substrate;
- one or more first conductive contact pads attachable to circuitry placed above the first structure;
- one or more second conductive contact pads attachable to circuitry placed below the first structure; and
- one or more conductive paths passing through the semiconductor substrate and connecting at least one of the first contact pads to at least one of the second contact pads;
- wherein each of the second contact pads is provided by a conductor formed in a corresponding via in the semiconductor substrate and protruding downward out of the via and out of the first structure at a bottom surface of the first structure, the conductor providing a downward protrusion underneath the via at the bottom surface of the first structure;
- (2) a second structure comprising:
- a second semiconductor substrate;
- a dielectric layer overlying the second semiconductor substrate;
- one or more first conductive contact pads attachable to circuitry above the second structure;
- wherein each of the one or more first contact pads of the second structure is formed in a corresponding via in the top surface of the second structure, each via extending into the dielectric layer;
- wherein the protrusions formed by the conductors of the first structure are inserted into the corresponding vias of the second structure and attached to the first contact pads of the second structure in the vias in the second structure.
30. The structure of claim 29 wherein the second structure further comprises:
- one or more second conductive contact pads attachable to circuitry below the second structure; and
- one or more conductive paths each of which passes through the second semiconductor substrate and connects at least one first contact pad of the second structure to at least one second contact pad of the second structure.
31. The structure of claim 29 wherein the second structure is an interposer which is an intermediate integrated circuit packaging substrate.
32. The structure of claim 29 wherein the bottom surface of the first semiconductor substrate is spaced from the top surface of the second structure.
33. The structure of claim 32 wherein a spacing between the bottom surface of the first semiconductor substrate and the top surface of the second structure is at least 5 μm.
34. The structure of claim 29 wherein at least a portion of the bottom surface of the first semiconductor substrate is not covered by any dielectric layer in the first structure.
35. The structure of claim 29 wherein at least 10 μm of each protrusion is inside of the corresponding via.
36. A structure comprising:
- (1) a first structure comprising:
- a first semiconductor substrate;
- one or more first conductive contact pads attachable to circuitry placed above the first structure;
- one or more second conductive contact pads attachable to circuitry placed below the first structure; and
- one or more conductive paths passing through the first semiconductor substrate and connecting at least one of the first contact pads to at least one of the second contact pads;
- wherein each of the second contact pads protrudes out at a bottom surface of the first structure;
- (2) a second substrate comprising:
- a second semiconductor substrate;
- a dielectric layer overlying the second semiconductor substrate;
- one or more first conductive contact pads attachable to circuitry above the second structure;
- wherein each of the one or more first contact pads of the second structure is formed in a corresponding via in the top surface of the second structure, each via extending into the dielectric layer;
- wherein the protruding second contact pads of the first structure are inserted into the corresponding vias of the second structure and soldered in the vias to the first contact pads of the second structure with solder.
37. The structure of claim 36 a spacing between the bottom surface of the first semiconductor substrate and the top surface of the second structure is at least 5 μm.
38. The structure of claim 36 wherein at least a portion of the bottom surface of the first semiconductor substrate is not covered by any dielectric layer in the first structure.
39. The structure of claim 36 wherein at least 10 μm of each protrusion is inside of the corresponding via.
40. An integrated circuit comprising:
- a semiconductor substrate;
- a dielectric layer overlying the semiconductor substrate;
- one or more first conductive contact pads attachable to circuitry above the integrated circuit;
- wherein a first portion of each of the one or more first contact pads is formed below the dielectric layer, and a corresponding via is provided through the dielectric layer, the via terminating at the first portion of the first contact pad;
- wherein each of the one or more first contact pads comprises a second portion formed on the sidewalls of the via, the first and second portions allowing insertion into the via of a contact pad external to the integrated circuit for attachment to the first contact pad.
Type: Application
Filed: May 24, 2005
Publication Date: Sep 29, 2005
Inventors: Sergey Savastiouk (San Jose, CA), Patrick Halahan (San Mateo, CA), Sam Kao (San Mateo, CA)
Application Number: 11/136,799