Methods for forming openings in doped silicon dioxide
Methods of forming openings in doped silicon dioxide layers and of forming self aligned contact holes are provided. The openings are generally etched in a plasma processing chamber. An etchant gas mixture comprising at least one fluorocarbon gas, at least one hydrogen containing gas, and at least one inert gas is used to strike a plasma. The plasma etches the opening in the doped oxide layer, and the etch is relatively highly selective of the doped oxide layer and relatively minimally selective of undoped oxide and silicon nitride layers.
This application is a second division of U.S. patent application Ser. No. 10/218,047 filed Aug. 13, 2002 (docket no. MIO 0101 PA/01-0617).
BACKGROUND OF THE INVENTIONThe present invention is directed toward methods of forming openings in doped silicon dioxide. The methods may be used to form self-aligned contact holes and gate structures.
As the size of individual semiconductor devices decreases and packing density increases, the use of self-alignment techniques to relax alignment requirements and improve critical dimension control has become common in semiconductor fabrication. One such technique is called a self-aligned contact (SAC) etch, in which a pair of adjacent gates are utilized to align an etched opening in a doped silicon dioxide layers. The etch used to form the contact opening must often be selective of silicon nitride spacers surrounding the gates. However, when the etch is selective of the silicon nitride spacers, it may not be selective of field oxide regions formed to isolate active areas. If the field oxide regions are etched as a result of a slight misalignment of the mask the, overall performance of the semiconductor device may be degraded.
Thus there remains a need in the art for an etch that is relatively highly selective of doped silicon dioxide layers and relatively minimally selective of silicon nitride and undoped silicon dioxide layers.
SUMMARY OF THE INVENTIONThe present invention relates to removing doped silicon dioxide from a structure in a process that is selective to undoped silicon dioxide and silicon nitride. More particularly, the present invention is directed to a method of using a plasma formed from at least one fluorocarbon gas, at least one hydrogen containing gas, and at least one inert gas to remove doped silicon dioxide.
Accordingly, it is an object of the present invention to provide a method of etching an opening in doped silicon dioxide. Further, it is an object of the present invention to provide a method of forming a SAC opening in a semiconductor device. Additional objects and advantages of the present invention will become apparent from the subsequent drawings and detailed description of the preferred embodiments
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention is directed toward methods of forming openings in doped silicon dioxide, and the methods may be used to form self-aligned contact holes. Additionally, gate structures may be formed.
In the following detailed description, reference is made to the accompanying drawings that form a part hereof, and in which is shown by way of illustration, and not by way of limitation, specific embodiments in which the invention may be practiced. It is to be understood that other embodiments may be utilized and that logical, mechanical, and electrical changes may be made without departing from the spirit and scope of the present invention. In the drawings, like numerals describe substantially similar components throughout the several views.
A pair of gate stacks 27 are formed proximate to the substrate 26 using any suitable process. The gate stacks 27 may be formed from any suitable materials in any suitable configuration. One such configuration includes a gate oxide layer 28 formed proximate to the substrate 26. A polysilicon layer 30 is formed proximate to the gate oxide layer 28, and a conductive layer 32 is formed over the polysilicon layer 30. An insulating layer 34 is formed over the conductive layer 32, and insulating sidewall spacers 36 are formed on either side of the gate stacks 27. The insulating layers 34 and sidewall spacer 36 are generally made of silicon nitride or undoped silicon dioxide. For the purposes of describing and defining the present invention, “undoped silicon dioxide” is defined as including undoped silicon dioxide, undoped silicon dioxide containing impurities that do not act as dopants, tetraethyloxysilicate (TEOS), and field oxide regions. A contact area 38 is defined on the semiconductor substrate 26 between the gate stacks 27.
Referring to
Referring to
The process chamber 101 therefore establishes a dual frequency parallel plate processing arrangement where a first radio frequency (RF) source 114a is coupled to the top electrode 104 through a first RF matching network 112a. Similarly, bottom electrode 102 is coupled to a second RF source 114b through a second RF matching network 114b. Each of the RF sources 114a, 114b are coupled to ground 116.
During operation, the process chamber 101 may exhaust etchant gases through a high conductance pumping network 122 that leads to a VAT valve 124. The VAT valve 124 is then coupled to a drag pump 126 that assists in channeling the etchant gases to an appropriate storage unit (not shown). The process chamber 101 is generally controlled by a controller 125 that may be programmed to control the chamber 101 in a desired manner. An Exelan 2300 Series Etcher™ from LAM Research Corporation is one example of a suitable dual frequency processing system.
Referring to
The etchant gases are generally flowed into a plasma processing chamber and a plasma is struck in the plasma processing chamber from the etchant gases. For example, the etchant gases may be flowed through the showerhead of upper electrode 104 in processing chamber 101. The semiconductor device 24 is then exposed to the plasma and the undoped oxide 40 is etched away in the area 44 exposed by the pattern 42 to form self-aligned contact opening 46. The etchant gases etch the doped oxide layer 40, but they generally etch undoped oxide or silicon nitride regions such as the insulating layers 34 and the sidewall spacers 36 much more slowly. Therefore, the etch is relatively highly selective of doped silicon dioxide and relatively minimally selective of undoped oxide and silicon nitride. Additionally, the etchant gases etch the substrate 26 or other surrounding regions that are comprised of material other than doped oxide much more slowly. Therefore, the insulating layers 34 and sidewall spacers 36 of the gate stacks 27 protect conductive layers from being substantially etched, and the self-aligned contact opening 46 is easily formed without substantially etching into the gate stacks.
If the etch is performed using a dual frequency plasma processing system such as the system illustrated in
The etch of the present invention provides a wide process window for the fluorocarbon and hydrogen containing gases. Therefore, the gas flow rates of the fluorocarbon and hydrogen containing gases may fluctuate without adversely affecting the etch of the present invention or causing the etch to stop. Generally, the gas flow rates may fluctuate as much as +/−2 sccm for a given etch.
Referring to
The methods of the present invention may also be used to form an opening in a doped oxide layer of a semiconductor device 10 as shown in
Referring to
It will be obvious to those skilled in the art that various changes may be made without departing from the scope of the invention, which is not to be considered limited to what is described in the specification. It shall be observed that the present invention can be practiced in conjunction with a variety of integrated circuit fabrication techniques, including those techniques currently used in the art and any other suitable, yet to be developed techniques.
Claims
1. A method of forming a self-aligned contact hole, comprising:
- providing a pair of gate stacks in spaced relation to one another on a semiconductor substrate, wherein: each of said gate stacks has at least one conductive layer formed therein and an insulating layer extending over said conductive layer; said insulating layer is selected from undoped silicon dioxide and silicon nitride and combinations thereof; and a contact area is defined on said semiconductor substrate between said pair of gate stacks;
- forming a spacer composed of a spacer material adjacent to each of side of said gate stacks, wherein said spacer material is selected from undoped silicon dioxide and silicon nitride and combinations thereof;
- forming a doped silicon dioxide layer over said pair of gate stacks and over said contact area;
- forming a patterned layer on said doped silicon layer, wherein said patterned layer exposes the doped silicon dioxide overlying said contact area; and
- etching a self-aligned contact hole through doped silicon dioxide exposed by said patterned layer in a plasma processing chamber, wherein said step of etching a contact hole comprises; flowing an etchant gas mixture comprising at least one fluorocarbon gas, at least one hydrogen containing gas, and at least one inert gas into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said contact hole in said doped oxide layer, said etch being relatively highly selective of said doped oxide layer and relatively minimally selective of said insulating layer and said spacers, and said self-aligned contact hole extending to said contact area.
2. The method as claimed in claim 1 wherein said silicon dioxide layer is selected from BPSG and PSG and combinations thereof.
3. A method of forming a self-aligned contact hole, comprising:
- providing a pair of gate stacks in spaced relation to one another on a semiconductor substrate, wherein: each of said gate stacks has at least one conductive layer formed therein and an insulating layer extending over said conductive layer; said insulating layer is selected from undoped silicon dioxide and silicon nitride and combinations thereof; and a contact area is defined on said semiconductor substrate between said pair of gate stacks;
- forming a spacer composed of a spacer material adjacent to each of side of said gate stacks, wherein said spacer material is selected from undoped silicon dioxide and silicon nitride and combinations thereof;
- forming a doped silicon dioxide layer over said pair of gate stacks and over said contact area, wherein said doped silicon layer is selected from BPSG, PSG, and combinations thereof;
- forming a patterned layer on said doped silicon layer, wherein said patterned layer exposes the doped silicon dioxide overlying said contact area; and
- etching a self-aligned contact hole through doped silicon dioxide exposed by said patterned layer in a plasma processing chamber, wherein said step of etching a contact hole comprises; flowing an etchant gas mixture comprising at least one fluorocarbon gas selected from CH3F, C4F8 and CH2F2, and combinations thereof, at least one hydrogen containing gas, and at least one inert gas into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said contact hole in said doped oxide layer, said etch being relatively highly selective of said doped oxide layer and relatively minimally selective of said insulating layer and said spacers, and said self-aligned contact hole extending to said contact area.
4. A method of forming a self-aligned contact hole, comprising:
- providing a pair of gate stacks in spaced relation to one another on a semiconductor substrate, wherein: each of said gate stacks has at least one conductive layer formed therein and an insulating layer extending over said conductive layer; said insulating layer is selected from undoped silicon dioxide and silicon nitride and combinations thereof; and a contact area is defined on said semiconductor substrate between said pair of gate stacks;
- forming a spacer composed of a spacer material adjacent to each of side of said gate stacks, wherein said spacer material is selected from undoped silicon dioxide and silicon nitride and combinations thereof;
- forming a doped silicon dioxide layer over said pair of gate stacks and over said contact area, wherein said doped silicon layer is selected from BPSG, PSG, and combinations thereof;
- forming a patterned layer on said doped silicon layer, wherein said patterned layer exposes the doped silicon dioxide overlying said contact area; and
- etching a self-aligned contact hole through doped silicon dioxide exposed by said patterned layer in a plasma processing chamber, wherein said step of etching a contact hole comprises; flowing an etchant gas mixture comprising at least one fluorocarbon gas selected from CH3F, C4F8, C4F6, and CH2F2, and combinations thereof, at least one hydrogen containing gas, and at least one inert gas into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said contact hole in said doped oxide layer, said etch being relatively highly selective of said doped oxide layer and relatively minimally selective of said insulating layer and said spacers, and said self-aligned contact hole extending to said contact area.
5. A method of forming a self-aligned contact hole, comprising:
- providing a pair of gate stacks in spaced relation to one another on a semiconductor substrate, wherein: each of said gate stacks has at least one conductive layer formed therein and an insulating layer extending over said conductive layer; said insulating layer is selected from undoped silicon dioxide and silicon nitride and combinations thereof; and a contact area is defined on said semiconductor substrate between said pair of gate stacks;
- forming a spacer composed of a spacer material adjacent to each of side of said gate stacks, wherein said spacer material is selected from undoped silicon dioxide and silicon nitride and combinations thereof;
- forming a doped silicon dioxide layer over said pair of gate stacks and over said contact area, wherein said doped silicon layer is selected from BPSG, PSG, and combinations thereof; and
- forming a patterned layer on said doped silicon layer, wherein said patterned layer exposes the doped silicon dioxide overlying said contact area; and
- etching a self-aligned contact hole through doped silicon dioxide exposed by said patterned layer in a plasma processing chamber, wherein said step of etching a contact hole comprises; flowing an etchant gas mixture comprising at least one fluorocarbon gas selected from CH3F, C4F8, C4F6, and CH2F2, and combinations thereof, at least one hydrogen containing gas selected from H2, NH3, and CH4, and combinations thereof, and at least one inert gas into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said contact hole in said doped oxide layer, said etch being relatively highly selective of said doped oxide layer and relatively minimally selective of said insulating layer and said spacers, and said self-aligned contact hole extending to said contact area.
6. The method as claimed in claim 5 wherein said fluorocarbon gas is flowed into said plasma processing chamber at a rate of between about 5 to about 50 sccm.
7. The method as claimed in claim 5 wherein said hydrogen containing gas is flowed into said plasma processing chamber at a rate of between about 1 to about 50 sccm.
8. The method as claimed in claim 5 wherein said fluorocarbon gas is flowed into said plasma processing chamber at a rate of between about 5 to about 50 sccm, and wherein said hydrogen containing gas is flowed into said plasma processing chamber at a rate of between about 1 to about 50 sccm.
9. The method as claimed in claim 5 wherein said plasma processing chamber is at a pressure of about 1 milliTorr to about 200 milliTorr.
10. A method of forming a self-aligned contact hole, comprising:
- providing a pair of gate stacks in spaced relation to one another on a semiconductor substrate, wherein: each of said gate stacks has at least one conductive layer formed therein and an insulating layer extending over said conductive layer; said insulating layer is selected from undoped silicon dioxide and silicon nitride and combinations thereof; and a contact area is defined on said semiconductor substrate between said pair of gate stacks;
- forming a spacer composed of a spacer material adjacent to each of side of said gate stacks, wherein said spacer material is selected from undoped silicon dioxide and silicon nitride and combinations thereof;
- forming a doped silicon dioxide layer over said pair of gate stacks and over said contact area, wherein said doped silicon layer is selected from BPSG, PSG, and combinations thereof; and
- forming a patterned layer on said doped silicon layer, wherein said patterned layer exposes the doped silicon dioxide overlying said contact area; and
- etching a self-aligned contact hole through doped silicon dioxide exposed by said patterned layer in a plasma processing chamber, wherein said step of etching a contact hole comprises; flowing an etchant gas mixture comprising a fluorocarbon gas comprising C4F6, a hydrogen containing gas comprising H2, and an inert gas comprising Ar into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and
- utilizing said plasma to etch said contact hole in said doped oxide layer, said etch being relatively highly selective of said doped oxide layer and relatively minimally selective of said insulating layer and said spacers, and said self-aligned contact hole extending to said contact area.
11. A method of etching an opening in a doped oxide layer of a semiconductor device, comprising:
- providing a semiconductor structure, wherein: at least one insulating layer selected from undoped silicon dioxide and silicon nitride and combinations thereof is formed proximate to a semiconductor substrate; and a doped oxide layer at least partially overlies said at least one insulating layer; and said doped oxide layer is selected from BPSG and PSG and combinations thereof;
- masking said doped oxide layer to provide an etching area on top of said doped oxide layer, wherein said etching area is formed on said doped oxide layer in a region that at least partially overlies said at least one insulating layer;
- forming an opening in said doped oxide layer at said etching area in a plasma processing chamber, wherein said step of forming an opening comprises; flowing an etchant gas mixture comprising at least one fluorocarbon gas, at least one hydrogen containing gas, and at least one inert gas into said plasma processing chamber, wherein said fluorocarbon gas comprises a gas having a carbon to fluorine ratio greater than or equal to about 0.5; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said opening in said doped oxide layer, wherein said etch is relatively highly selective of said doped oxide layer and relatively minimally selective said at least one insulating layer.
12. The method as claimed in claim 11 wherein said at least one insulating layer is exposed to said plasma.
13. The method as claimed in claim 11 wherein said hydrogen containing gas is selected from H2, NH3, and CH4, and combinations thereof.
14. The method as claimed in claim 15 wherein said plasma processing chamber comprises a dual frequency plasma processing chamber.
15. The method as claimed in claim 14 wherein said fluorocarbon gas is flowed into said plasma processing chamber at a rate of between about 5 to about 50 sccm.
16. The method as claimed in claim 14 wherein said hydrogen containing gas is flowed into said plasma processing chamber at a rate of between about 1 to about 50 sccm.
17. The method as claimed in claim 14 wherein said fluorocarbon gas is flowed into said plasma processing chamber at a rate of between about 5 to about 50 sccm, and wherein said hydrogen containing gas is flowed into said plasma processing chamber at a rate of between about 1 to about 50 sccm.
18. The method as claimed in claim 14 wherein said plasma processing chamber is at a pressure of about 1 milliTorr to about 200 milliTorr.
19. The method as claimed in claim 11 wherein said inert gas comprises argon.
20. A method of etching an opening in a doped oxide layer of a semiconductor device, comprising:
- providing a semiconductor structure, wherein: at least one insulating layer selected from undoped silicon dioxide and silicon nitride and combinations thereof is formed proximate to a semiconductor substrate; and a doped oxide layer at least partially overlies said at least one insulating layer; and said doped oxide layer is selected from BPSG and PSG and combinations thereof;
- masking said doped oxide layer to provide an etching area on top of said doped oxide layer, wherein said etching area is formed on said doped oxide layer in a region that at least partially overlies said at least one insulating layer;
- forming an opening in said doped oxide layer at said etching area in a plasma processing chamber, wherein said step of forming an opening comprises; flowing an etchant gas mixture comprising at least one fluorocarbon gas selected from CH3F, C4F8, C4F6, and CH2F2, and combinations thereof, at least one hydrogen containing gas, and at least one inert gas into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said opening in said doped oxide layer, wherein said etch is relatively highly selective of said doped oxide layer and relatively minimally selective of said at least one insulating layer, and wherein said at least one insulating layer is exposed to said plasma.
21. A method of etching an opening in a doped oxide layer of a semiconductor device, comprising:
- providing a semiconductor structure, wherein: at least one insulating layer selected from undoped silicon dioxide and silicon nitride and combinations thereof is formed proximate to a semiconductor substrate; and a doped oxide layer at least partially overlies said at least one insulating layer; and said doped oxide layer is selected from BPSG and PSG and combinations thereof;
- masking said doped oxide layer to provide an etching area on top of said doped oxide layer, wherein said etching area is formed on said doped oxide layer in a region that at least partially overlies said at least one insulating layer;
- forming an opening in said doped oxide layer at said etching area in a plasma processing chamber, wherein said step of forming an opening comprises; flowing an etchant gas mixture comprising at least one fluorocarbon gas selected from CH3F, C4F8, C4F6, and CH2F2, and combinations thereof, at least one hydrogen containing gas selected from H2, NH3, and CH4, and combinations thereof, and at least one inert gas into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said opening in said doped oxide layer, wherein said etch is relatively highly selective of said doped oxide layer and relatively minimally selective of said at least one insulating layer, and wherein said at least one insulating layer is exposed to said plasma.
22. A method of etching an opening in a doped oxide layer of a semiconductor device, comprising:
- providing a semiconductor structure, wherein: at least one insulating layer selected from undoped silicon dioxide and silicon nitride and combinations thereof is formed proximate to a semiconductor substrate; and a doped oxide layer at least partially overlies said at least one insulating layer; and said doped oxide layer is selected from BPSG and PSG and combinations thereof;
- masking said doped oxide layer to provide an etching area on top of said doped oxide layer, wherein said etching area is formed on said doped oxide layer in a region that at least partially overlies said at least one insulating layer;
- forming an opening in said doped oxide layer at said etching area in a plasma processing chamber, wherein said step of forming an opening comprises; flowing an etchant gas mixture comprising a fluorocarbon gas comprising C4F8, a hydrogen containing gas comprising NH3, and an inert gas comprising Ar into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said opening in said doped oxide layer, wherein said etch is relatively highly selective of said doped oxide layer and relatively minimally selective of said at least one insulating layer, and wherein said at least one insulating layer is exposed to said plasma.
23. A method of etching an opening in a doped oxide layer of a semiconductor device, comprising:
- providing a semiconductor structure, wherein: at least one insulating layer selected from undoped silicon dioxide and silicon nitride and combinations thereof is formed proximate to a semiconductor substrate; and a doped oxide layer at least partially overlies said at least one insulating layer; and said doped oxide layer is selected from BPSG and PSG and combinations thereof;
- masking said doped oxide layer to provide an etching area on top of said doped oxide layer, wherein said etching area is formed on said doped oxide layer in a region that at least partially overlies said at least one insulating layer;
- forming an opening in said doped oxide layer at said etching area in a plasma processing chamber, wherein said step of forming an opening comprises; flowing an etchant gas mixture comprising a fluorocarbon gas comprising C4F6, a hydrogen containing gas comprising H2, and an inert gas comprising Ar into said plasma processing chamber; striking a plasma in said plasma processing chamber from said etchant gas mixture; and utilizing said plasma to etch said opening in said doped oxide layer, wherein said etch is relatively highly selective of said doped oxide layer and relatively minimally selective of said at least one insulating layer, and wherein said at least one insulating layer is exposed to said plasma.
Type: Application
Filed: Aug 29, 2005
Publication Date: Dec 29, 2005
Inventor: Li Li (Boise, ID)
Application Number: 11/214,225