Photogate stack with nitride insulating cap over conductive layer

A photogate structure having increased quantum efficiency, especially for low wavelength light such as blue light. The photogate is formed of a thin conductive layer, such as a layer of doped polysilicon. A nitride insulating cap is formed over the conductive layer. The nitride layer reduces the reflections at the conductor/insulator interface. A pixel cell incorporating the photogate structure also has a buried accumulation region beneath the photogate. A method of fabricating the photogate structure is also disclosed.

Skip to: Description  ·  Claims  · Patent History  ·  Patent History
Description
FIELD OF THE INVENTION

The present invention relates to the field of semiconductor devices and, in particular, to a photogate photosensor. The invention relates to improving the efficiency of photogate structures, especially with regard to low wavelength light.

BACKGROUND OF THE INVENTION

CMOS imagers are increasingly being used as low cost imaging devices. A CMOS imager circuit includes a focal plane array of pixel cells, each one of the cells including a photosensor, for example, a photogate, photoconductor or a photodiode overlying a substrate for accumulating photo-generated charge in the underlying portion of the substrate. A readout circuit is connected to each pixel cell and includes at least pixel selecting field effect transistor formed in the substrate and a charge storage region formed on the substrate connected to the gate of a transistor coupled to the pixel selecting transistor. The charge storage region may be constructed as a floating diffusion region. The imager may include at least one electronic device such as a transistor for transferring charge from the photosensor to the storage region and one device, also typically a transistor, for resetting the storage region to a predetermined charge level prior to charge transference.

In a CMOS imager, the active elements of a pixel cell perform the necessary functions of: (1) photon to charge conversion; (2) accumulation of image charge; (3) resetting the storage region to a known state before the transfer of charge to it; (4) transfer of charge to the storage region accompanied by charge amplification; (5) selection of a pixel for readout; and (6) output and amplification of a signal representing a reset voltage and a signal representing pixel charge. Photo charge may be amplified when it moves from the initial charge accumulation region to the storage region. The charge at the storage region is typically converted to a pixel output voltage by a source follower output transistor.

Exemplary CMOS imaging circuits, processing steps thereof, and detailed descriptions of the functions of various CMOS elements of an imaging circuit are described, for example, in U.S. Pat. No. 6,140,630 to Rhodes, U.S. Pat. No. 6,376,868 to Rhodes, U.S. Pat. No. 6,310,366 to Rhodes et al., U.S. Pat. No. 6,326,652 to Rhodes, U.S. Pat. No. 6,204,524 to Rhodes, and U.S. Pat. No. 6,333,205 to Rhodes, all assigned to Micron Technology, Inc. The disclosures of each of the foregoing are hereby incorporated by reference herein in their entirety.

To provide context for the invention, an exemplary CMOS APS (active pixel sensor) cell 10 is described below with reference to FIGS. 1 and 2. FIG. 1 is a top-down view of pixel cell 10; and FIG. 2 is a cross-sectional view of the cell 10, take along line A-A′ of FIG. 1. The cell 10 is a four transistor (4T) pixel sensor cell. The illustrated cell 10 shown includes a photodiode 13 formed as a pinned photodiode. Alternatively, the CMOS APS cell 10 may include a photogate, photoconductor or other photon to charge converting device, in lieu of a pinned photodiode 13, as the initial accumulating area for photo-generated charge. The photodiode 13 includes a p+ surface accumulation layer 5 and an underlying n-accumulation region 14 in a p-type semiconductor substrate layer 1.

The cell 10 of FIG. 1 has a transfer gate 7 for transferring photocharges generated in the n-accumulation region 14 to a floating diffusion region 3 (serving as a storage node). The floating diffusion region 3 is further connected to a gate 27 of a source follower transistor. The source follower transistor provides an output signal to a row select access transistor having gate 37 for selectively gating the output signal to a pixel array column line, shown as the out line in FIG. 1. A reset transistor having gate 17 resets the floating diffusion region 3 to a specified charge level before each charge transfer from the n-region 14 of the photodiode 13.

Referring to FIG. 2, the pinned photodiode 13 is formed on a p-type substrate base 1; alternatively, the photodiode 13 can be formed in a p-type epitaxial layer (not shown) grown on a substrate base. It is also possible, for example, to have a p-type substrate base beneath p-wells in an n-type epitaxial layer. The n-accumulation region 14 and p+ accumulation region 5 of the photodiode 13 are spaced between an isolation region 9 and a charge transfer transistor gate 7. The illustrated, pinned photodiode 13 has a p+/n-/p-structure.

The photodiode 13 has two p-type regions 5, 1 having a same potential so that the n-accumulation region 14 is filly depleted at a pi g voltage (Vpin). The photodiode 13 is termed “pinned” because the potential in the photodiode is pinned to a constant value, Vpin, when the photodiode 13 is fully depleted. When the transfer gate 7 is conductive, photo-generated charge is transferred from the charge accumulating n-region 14 to the floating diffusion region 3. A complete transfer of charge takes place when a voltage on the floating diffusion region 3 remains above Vpin while the pinned photodiode functions at a voltage below Vpin. An incomplete transfer of charge results in image lag.

The isolation region 9 is typically formed using a conventional shallow trench isolation (STI) process or by using a Local Oxidation of Silicon (LOCOS) process. The floating diffusion region 3 adjacent to the transfer gate 7 is commonly n-type. Translucent or transparent insulating layers, color filters, and lens structures are also formed over the cell 10.

Additionally, impurity doped source/drain regions 32 (FIG. 1), having n-type conductivity, are provided on either side of the transistor gates 17, 27, 37. Conventional processing methods are used to form contacts (not shown) in an insulating layer to provide an electrical connection to the source/drain regions 32, the floating diffusion region 3, and other wiring to connect to gates and form other connections in the cell 10.

Generally, in CMOS pixel cells, such as the cell 10 of FIGS. 1 and 2, incident light causes electrons to collect in the accumulation n-region 14. An output signal produced by the source follower transistor having gate 27 is proportional to the number of electrons extracted from the n-accumulation region 14. The maximum output signal increases with increased electron capacitance or acceptability of the n-region 14 to acquire electrons. In this example, the p+/n-junction dominates the capacitance of the pinned photodiode 13.

Although the conventional p-n-p photodiode 13 has many advantages, one significant drawback associated with the pinned photodiode 13, is that it suffers from a loss of quantum efficiency due to light reflection at the silicon-oxide interface near the surface of the substrate 1. One attempt to overcome this problem is to utilize an anti-reflective coating (“ARC”) on the photodiode 13. This proposal, however, requires complicated fabrication methods. For example, if an ARC is put over the pinned photodiode region during fabrication, it must be removed from other circuit elements. If this is done during a spacer etch of transistor gate stacks, then transistor channel hot carrier “CHC” reliability is degraded. If a masked process is used, then an extra mask step is required, which increases the complexity and cost of fabrication.

Conventional photodiodes 13 also suffer from low charge capacity. A proposed alternative to the photodiode 13 is utilizing a photogate as the photosensor. Photogates have increased charge capacity over conventional photodiodes. Photogate photosensors are preferred over photodiodes for some APS imager applications because of their high charge capacity and their ability to achieve charge-to-voltage amplification when combined with a transfer gate. A disadvantage of conventional photogates, however, is poor quantum efficiency for short wavelength light, i.e., wavelengths less than 500 nm, such as green, blue, or violet light. Doped layers of polysilicon, which are typically used to form the photogate, are transparent to long wavelength visible light but attenuate short wavelength light, and is almost opaque to violet light. For example, red light (about 700 nm λ) will penetrate approximately 3,000 nm into room temperature polysilicon, while violet light (about 400 nm λ) will only penetrate approximately 50 nm.

There is needed, therefore, an improved pixel photosensor having increased charge capacity, and also an increased quantum efficiency for low wavelength light. A simple method of fabricating a pixel photosensor exhibiting these improvements is also needed.

BRIEF SUMMARY OF THE INVENTION

Exemplary embodiments of the invention provide a photogate structure having increased quantum efficiency, especially to low wavelength light such as blue light. The photogate is formed of a thin conductive layer, such as a layer of doped polysilicon. A nitride insulating cap is formed over the conductive layer. The nitride layer reduces the reflections at the conductor/insulator interface. A pixel cell incorporating the phototogate structure also has a buried accumulation region beneath the photogate. A method of fabricating the photogate structure is also disclosed.

BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing and other aspects of the invention will be better understood from the following detailed description of the invention, which is provided in connection with the accompanying drawings, in which:

FIG. 1 is a top plan view of a conventional CMOS pixel cell;

FIG. 2 is a cross-sectional view of the conventional CMOS pixel cell of FIG. 1, taken along line A-A′;

FIG. 3 is a cross-sectional view of an exemplary CMOS pixel cell according to an embodiment of the present invention;

FIG. 3A is a cross-sectional view of another exemplary CMOS pixel cell according to another embodiment of the invention;

FIG. 4 is a cross-sectional view of the exemplary CMOS pixel cell of FIG. 3 at an initial stage of fabrication;

FIG. 5 is a cross-sectional view of the exemplary CMOS pixel cell of FIG. 3 at a stage of fabrication subsequent to FIG. 4;

FIG. 6 is a cross-sectional view of the exemplary CMOS pixel cell of FIG. 3 at a stage of fabrication subsequent to FIG. 5;

FIG. 7 is a cross-sectional view of the exemplary CMOS pixel cell of FIG. 3 at a stage of fabrication subsequent to FIG. 6;

FIG. 8 is a cross-sectional view of the exemplary CMOS pixel cell of FIG. 3 at a stage of fabrication subsequent to FIG. 7;

FIG. 9 is a cross-sectional view of an exemplary CMOS pixel cell according to another exemplary embodiment of the present invention;

FIG. 10 is a cross-sectional view of an exemplary CMOS pixel cell according to yet another exemplary embodiment of the present invention;

FIG. 11 is a block diagram of an integrated circuit that includes an array with an exemplary pixel cell formed according to the present invention; and

FIG. 12 illustrates a computer processor system incorporating a CMOS imager device containing one or more exemplary pixel cells according to the present invention.

DETAILED DESCRIPTION OF THE INVENTION

In the following detailed description, reference is made to the accompanying drawings which form a part hereof, and in which is shown by way of illustration specific embodiments in which the-invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized, and that structural, logical and electrical changes may be made without departing from the spirit and scope of the present invention.

The terms “wafer” and “substrate” are to be understood as including silicon-on-insulator (SOI) or silicon-on-sapphire (SOS) technology, doped and undoped semiconductors, epitaxial layers of silicon supported by a base semiconductor foundation, and other semiconductor structures. Furthermore, when reference is made to a “wafer” or “substrate” in the following description, previous process steps may have been utilized to form regions or junctions in the base semiconductor structure or foundation. In addition, the semiconductor need not be silicon-based, but could be based on silicon-germanium, germanium, or gallium arsenide.

The term “pixel” refers to a picture element unit cell containing a photosensor and transistors for converting electromagnetic radiation to an electrical signal. For purposes of illustration, a portion of a representative pixel is illustrated in the figures, and description herein, and typically fabrication of all pixels in an imager array will proceed simultaneously in a similar fashion. The term “short wavelength light” is used as a generic term to refer to electromagnetic radiation having a wavelength within the range of approximately 385 to approximately 550 nm, which includes green-blue, blue, indigo, and violet light. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims.

Turning now to the drawings, where like elements are designated by like reference numerals, FIG. 3 illustrates an exemplary pixel cell 100, in accordance with an exemplary embodiment of the present invention.

The exemplary pixel cell 100 has a photogate structure 110 that acts as a photosensor for the pixel cell 100. For exemplary purposes, the pixel cell 100 is formed in a p-type substrate 101. Located in the substrate 101 are four doped regions 103, 105, 115, 125, each illustratively being doped n-type. The first doped region 103 is located beneath the photogate structure 110. A transfer transistor 107 and a reset transistor 117 are illustrated on the pixel cell 100. The transfer transistor 107 transfers charges from the first and second doped regions 103, 105 to a storage region 115. The second doped region 105 is located beneath and between the photogate structure 110 and the transfer transistor 107, thus the doped region 105 serves as the connecting diffusion region between the photogate 110 and the gatestack for the transfer transistor 107. A second transistor, reset transistor 117, resets the charges in the storage region 115 to a reset value when activated. The third doped region 115 is located beneath and between the transfer transistor 107 and the reset transistor 117. The third doped region 115 is a floating diffusion region. The fourth doped region 125, is located partially beneath the reset transistor 117 gate and adjacent the gate side opposite the floating diffusion region 115. The fourth doped region 125 acts as the drain for the reset transistor 117, and is also connected to voltage source Vdd.

Additionally, shallow trench isolation regions 109 are located on each side of the pixel cell 100 and are used to isolate the pixel cell 100 from neighboring cells when incorporated into a pixel array 240 (FIG. 11). Pixel cell 100 also includes a source follower transistor 127 and a row select transistor 137 which are used to output a signal from pixel cell 100 representing the amount of light being applied to the pixel cell 100. Transistors 127, 137 are coupled in series, source to drain, with the drain of the source follower transistor 127 also coupled to a voltage source Vdd and the source of the row select transistor 137 used to selectively connect the pixel cell 100 to readout circuitry.

Each of the photogate 110, the transfer transistor 107, and the reset transistor 117 are made up of at least three stacked layers 102, 104, 106. A thin layer of oxide forms an insulating layer 102 at the surface of the substrate 101. The oxide insulating layer 102 may consist of any suitable insulating material, such as silicon dioxide. A conductive layer 104 is located over the insulating layer 102. The conductive layer 104 may be any suitable conductive material that is transparent to radiant energy, including but not limited to doped polysilicon or indium-tin oxide. The conductive layer 104 has a thickness of about 100 Angstroms to about 1500 Angstroms, and in a preferred embodiment, the conductive layer 104 is a layer of doped polysilicon, preferably about 600 Angstroms thick. A second insulating layer 106 is located over the conductive layer 104. The second insulating layer is approximately 500 Angstroms to about 2000 Angstroms thick. In accordance with the present invention, the second insulating layer 106 contains a nitride. In a preferred embodiment, the second insulating layer 106 is an NO (nitride/oxide) layer, approximately 1000 Angstroms in thickness of nitride under 1000 Angstroms of oxide. Each of the gatestacks just described (for the photogate 110, and the transfer 107 and reset 117 transistors), also has insulating sidewalls 111 formed on either side of the gatestack. The sidewalls 111 may be formed of any suitable material, including but not limited to silicon dioxide, silicon nitride, silicon oxyntiride, ON, NO, or ONO.

In an alternative embodiment, shown in FIG. 3A, the gatestacks of the transfer 107 and reset 117 transistors have a conductive layer 104* that is different than the conductive layer 104 of the photogate structure 110. It may be advantageous for the transfer and reset gate conductors 104* to be composed of highly conductive materials in order to improve the circuit speed of the cell 100A by reducing the resistance of the gate conductor. Any suitable, highly conductive material may be selected for the gate conductor layer 104* as is known in the art and need not necessarily be transparent, like the conductive layer 104. However, for designs where circuit speed is not a limiting factor, the transfer 107 and reset 117 transistor gate conductors should be made of the same material as the conductive layer 104 of the photogate structure 110 in order to simplify the fabrication process flow.

The pixel cell 100 is fabricated through a process described as follows, and illustrated by FIGS. 4 through 8. Referring now to FIG. 4, a substrate 101, which may be any of the substrates describe above, is doped to a first conductivity type. Alternatively, a doped substrate layer or well may be formed in or over the substrate 101, in which the rest of the fabrication steps are completed. Insulating regions, illustratively STI regions 109, are formed in the area around the cell 100 using conventional STI processes. A gate insulating layer 102 is formed over the surface of the substrate 101. The insulating layer 102 may be formed using thermal growth to form a layer of silicon dioxide or any other suitable technique. If, however, the transfer 107 and reset 117 transistor gatestacks are constructed as illustrated in FIG. 3A, the formation of these gatestacks would be fabricated before insulating layer 102 is formed. The gatestacks may be formed using any conventional transistor fabrication techniques known in the art.

Next, referring to FIG. 5 and assuming that the conductor of the transistor gate stacks at that of the photogate will be formed of the same material, the transparent conductive layer 104 is formed over the insulating layer 102. The conductive layer 104 may be formed using CVD, or other suitable means. The second insulating layer 106 is formed over the conductive layer 104 as shown in FIG. 6. In a preferred embodiment, the second insulating layer 106 is a nitride/oxide sandwich structure. This preferred embodiment is accomplished depositing a nitride layer to a thickness of about 1000 Angstrom over an oxide layer, which is also about 1000 Angstroms thick.

Referring to FIG. 7, a resist/etching step is performed to shape the photogate 110 and the gates of other transistors 107, 117, 127, and 137, as desired. At this time, portions of layer 102 may also be removed from other areas of the pixel cell 100. Next, as shown in FIG. 8, the substrate 101 is doped using a resist and mask (not shown) to shield areas of the substrate 101 that are not to be doped. Four doped regions: 103, 105 (connecting diffusion), 115 (floating diffusion) and 125 (drain), are formed, which may be performed in as few as one step. The doping level of the doped regions 103, 105, 115, and 125 may be controlled and may vary as desired. For example, multiple masks and resists may be used to dope these regions to varied concentrations. Doped regions 115 and 125 are preferably strongly doped, illustratively n+ type. The second doped region 105 (connecting diffusion) is most likely to be lightly doped n-type, and thus, may need to be masked when performing a second doping step to provide more dopant to regions 115 and 125.

With reference back to FIG. 3, insulating sidewalls 111 are then formed on each gatestack by blanket deposition of spacer material and an etch back. The sidewalls 111 may be formed of any suitable material including e.g., nitride, oxide, and oxynitride and are also shown in FIG. 8. At this stage, the pixel cell 100 of the first embodiment is essentially complete. Additional conventional processing methods may then be used to form contacts and wiring to connect gate lines and other connections in the pixel cell 100. For example, the entire surface may then be covered with a passivation layer of e.g., silicon dioxide, BSG, PSG, or BPSG, which is CMP planaraized and etched to provide contact holes, which are then metallized to provide contacts to source/drain regions adjacent to the gates. Conventional metallization and ILD layers may be used to interconnect the structures as desired and to periphery circuits.

FIG. 9 shows a pixel cell 200 constructed in accordance with another exemplary embodiment of the invention. The pixel cell 200 is similar to exemplary pixel cell 100 except that it has a photogate structure 201 that overlaps the gatestack of the transfer transistor 107. When the photogate structure 110 and the transfer transistor 107 overlap, a connecting diffusion region 105 (FIG. 3) is not necessary, as the overlapping photogate 201 and transistor gate 107 structures are capable of operating to transfer change from region 103 to region 115. Pixel cell 200 is fabricated in a similar manner to the method described above and illustrated in FIGS. 4-8, with a few exceptions. The gatestack for transfer transistor 107 lies under the photogate 201; accordingly the gatestack for transistor 107 must be formed before the layers for the photogate 201 are formed. Additionally, in the doping of the substrate, only three areas, 103, 115, and 125 are created because the connecting diffusion region 105 is not necessary for reasons just described.

FIG. 10 depicts a pixel cell 300 constructed in accordance with yet another exemplary embodiment of the invention. The pixel cell 300 is similar to exemplary pixel cell 100 except that it has a photogate structure 310 that has a dual-conductor design. The photogate structure 310 of this embodiment includes a thin doped silicon layer 304, such as polysilicon beneath a top conductive layer 305 which is transparent to radiant energy. Suitable materials for the top conductive layer 305 include indium tin oxide (InxSnyOz), indium oxide (In2O3), or tin oxide (SnO2). The polysilicon layer 304 is preferably very thin, with the range of about 100 Angstroms to about 1000 Angstroms thick. The top conductive layer 305 has a thickness within the range of about 100 Angstroms to about 2000 Angstroms thick. The top conductive layer 305 helps to decrease the sheet resistance of the photogate structure 310, and is therefore useful in applications where sheet resistance is of concern. The photogate structure 310 also has a nitride insulating cap 106, fabricated as discussed above for exemplary pixel cell 100. In fact, fabrication of pixel cell 300 may be done as described above with reference to FIGS. 4-8, adding one additional step for the forming of the second conductive layer 305.

It should be appreciated that the invention is not limited to the exemplary embodiments just described. For example, a pixel cell having the photogate construction of FIG. 10 can at least partially overlap transfer transistor gate structure 107 in the manner shown in FIG. 9 with the omission of region 105.

FIG. 11 illustrates a block diagram of an exemplary CMOS imager 308 having a pixel array 240 comprising a plurality of pixels arranged in a predetermined number of columns and rows, with each pixel cell being constructed as in one of the illustrated embodiments described above. Attached to the array 240 is signal processing circuitry, as described herein, at least part of which may be formed in the substrate. The pixels of each row in array 240 are all turned on at the same time by a row select line, and the pixels of each column are selectively output by respective column select lines. A plurality of row and column lines are provided for the entire array 240. The row lines are selectively activated by a row driver 245 in response to row address decoder 255. The column select lines are selectively activated by a column driver 260 in response to column address decoder 270. Thus, a row and column address is provided for each pixel.

The CMOS imager is operated by the timing and control circuit 250, which controls address decoders 255, 270 for selecting the appropriate row and column lines for pixel readout. The control circuit 250 also controls the row and column driver circuitry 245, 260 such that they apply driving voltages to the drive transistors of the selected row and column lines. The pixel column signals, which typically include a pixel reset signal (Vrst) and a pixel image signal (Vsig), are read by a sample and hold circuit 261. Vrst is read from a pixel 100, 200, 300 immediately after the diffusion region 115 is reset by the reset gate 117. Vsig represents the amount of charges generated by the photogate 110, 201, 310 in response to applied light to the pixel cell 100, 200, 300. A differential signal (Vrst−Vsig) is produced by differential amplifier 262 for each pixel, which is digitized by analog-to-digital converter 275 (ADC). The analog to digital converter 275 supplies the digitized pixel signals to an image processor 280 which forms and outputs a digital image.

FIG. 12 illustrates a processor-based system 1100 including an imaging device 308, which has pixels constructed in accordance with the methods described herein. For example, pixels may be any of the exemplary pixel cells 100, 100A, 200, 300 constructed in accordance with the exemplary embodiments of the invention described above. The processor-based system 1100 is exemplary of a system having digital circuits that could include image sensor devices. Without being limiting, such a system could include a computer system, camera system, scanner, machine vision, vehicle navigation, video phone, surveillance system, auto focus system, star tracker system, motion detection system, image stabilization system, and data compression system.

The processor-based system 1100, for example a camera system, generally comprises a central processing unit (CPU) 1102, such as a microprocessor, that communicates with an input/output (I/O) device 1106 over a bus 1104. Imaging device 308 also communicates with the CPU 1102 over the bus 1104, and may include a CMOS pixel array having any one of the exemplary pixels 100, 100A, 200, 300 as discussed above. The processor-based system 1100 also includes random access memory (RAM) 1110, and can include removable memory 1115, such as flash memory, which also communicates with CPU 1102 over the bus 1104. Imaging device 308 may be combined with a processor, such as a CPU, digital signal processor, or microprocessor, with or without memory storage on a single integrated circuit or on a different chip than the processor. Any of the memory storage devices in the processor-based system 1100 could store software for employing the above-described method.

The above description and drawings are only to be considered illustrative of exemplary embodiments which achieve the features and advantages of the invention. Modification of, and substitutions to, specific process conditions and structures can be made without departing from the spirit and scope of the invention. Accordingly, the invention is not to be considered as being limited by the foregoing description and drawings, but is only limited by the scope of the appended claims.

Claims

1. A photosensor for use in an imaging device, said photosensor comprising:

a doped region formed in a substrate for accumulating photo-charges;
a doped polysilicon layer provided over said doped region; and
a nitride layer provided over said doped polysilicon layer.

2. The photosensor of claim 1, wherein said doped polysilicon layer has a thickness of about 100 Angstroms to about 1500 Angstroms.

3. The photosensor of claim 2, wherein said doped polysilicon layer has a thickness of about 600 Angstroms.

4. The photosensor of claim 1, wherein the nitride layer comprises a nitride/oxide sandwich structure.

5. The photosensor of claim 4, wherein the nitride layer comprises a nitride layer having a thickness of about 1000 Angstroms and an oxide layer having a thickness of about 1000 Angstroms.

6. The photosensor of claim 1, further comprising a transparent conductive layer formed over the doped polysilicon layer.

7. The photosensor of claim 6, wherein the transparent conductive layer is comprised of one of indium tin oxide, indium oxide, and tin oxide.

8. A photogate comprising:

an accumulation region formed in a substrate, said region for accumulating region for accumulating charges formed in response to applied light;
a gate oxide layer formed over said accumulation region;
a transparent gate formed over said gate oxide layer, wherein the transparent gate comprises a layer of polysilicon having a thickness of about 100 Angstroms to about 1500 Angstroms; and
a nitride cap formed over said transparent gate.

9. The photogate of claim 8, wherein the transparent gate further comprises a transparent conductive layer over the polysilicon layer.

10. The photogate of claim 8, wherein the nitride cap comprises an NO layer formed over said transparent gate.

11. The photogate of claim 8, further comprising insulating sidewalls formed on at least one side of said transparent gate and said nitride cap.

12. A pixel sensor cell comprising:

a doped region formed in a substrate; and
a stacked photogate provided over said first doped region, said stacked photogate comprising a nitride insulating layer over a doped polysilicon layer.

13. The pixel sensor cell of claim 12, wherein the nitride insulating layer comprises an NO layer.

14. The pixel sensor cell of claim 12, wherein the nitride insulating layer has a thickness within the range of about 500 Angstroms to about 3000 Angstroms.

15. The pixel sensor cell of claim 14, wherein the nitride insulating layer comprises a nitride layer having a thickness of about 1000 Angstroms and an oxide layer having a thickness of about 1000 Angstroms.

16. The pixel sensor cell of claim 12, wherein said stacked photogate further comprises a transparent conductive layer over the doped polysilicon layer.

17. The pixel sensor cell of claim 16, wherein the transparent conductive layer comprises any one of indium oxide, tin oxide, or indium tin oxide.

18. The pixel sensor cell of claim 17, wherein said transparent conductive layer comprises indium tin oxide.

19. A pixel sensor cell comprising:

a first doped region formed in a substrate, said first doped region for accumulating photo-charges;
a thin layer of doped polysilicon formed over said first doped region;
an insulating cap formed over said doped polysilicon layer, said insulating cap comprising nitride; and
a transistor adjacent one side of said first doped region, said transistor for transferring the accumulated photo-charges from said first doped region to a storage region.

20. The pixel sensor cell of claim 19, wherein said thin layer of polysilicon is located at least partially over said transistor.

21. The pixel sensor cell of claim 20, wherein said insulating cap comprises NO.

22. The pixel sensor cell of claim 19, wherein said transistor comprises a gatestack having an insulating layer comprising nitride over a thin layer of polysilicon.

23. The pixel sensor cell of claim 19, further comprising a second doped region in said substrate, said second doped region located between said first doped region and said transfer transistor.

24. An array of pixel sensor cells comprising:

a plurality of pixel cells formed in a substrate, each cell comprising: a photogate for generating and accumulating photo-charges, said photogate comprising: a doped polysilicon layer provided over a first doped region in the substrate, and a nitride layer provided over said doped polysilicon layer; and a transistor for transferring the accumulated photo-charges to a second doped region in the substrate.

25. The array of pixel cells of claim 24, wherein said polysilicon layer has a thickness of about 100 Angstroms to about 1500 Angstroms.

26. The array of pixel cells of claim 25, wherein said polysilicon layer has a thickness of about 600 Angstroms.

27. The array of pixel cells of claim 24, wherein the nitride layer comprises an NO layer.

28. The array of pixel cells of claim 24, wherein the doped polysilicon layer is located at least partially over a gatestack of said transistor.

29. The array of pixel cells of claim 28, wherein the nitride layer is located at least partially over a gatestack of said transistor.

30. The array of pixel cells of claim 24, wherein said transistor has a gatestack that comprises a nitride insulating cap over a layer of polysilicon.

31. The array of pixel cells of claim 24, wherein said transistor is electrically connected to said photogate through a third doped region in the substrate.

32. The array of pixel cells of claim 24, wherein said photogate further comprises a transparent conductive layer.

33. The array of pixel cells of claim 32, wherein said transparent conductive layer is formed over said polysilicon layer.

34. The array of pixel cells of claim 33, wherein said transparent conductive layer is formed beneath said nitride layer.

35. The array of pixel cells of claim 33, wherein said transparent conductive layer comprises at least one of indium tin oxide, indium oxide, and tin oxide.

36. An imaging system comprising:

a plurality of pixel cells arranged into an array of rows and columns, each pixel cell comprising a photogate, said photogate comprising: a dielectric layer; a transparent conductive layer over the dielectric layer; and a nitride cap over the transparent conductive layer; and
a plurality of output circuits, each output circuit being connected to a respective cell of said array.

37. The imaging system of claim 36, wherein the transparent conductive layer is a layer of doped polysilicon.

38. The imaging system of claim 37, wherein the layer of doped polysilicon has a thickness in the range of 100 Angstroms to about 1500 Angstroms.

39. The imaging system of claim 36, wherein the transparent conductive layer is a layer of indium tin oxide over a layer of doped polysilicon.

40. The imaging system of claim 36, wherein the nitride cap comprises a layer of NO located over the transparent conductive layer.

41. The imaging system of claim 36, each pixel cell further comprising a transistor having a gatestack adjacent said photogate, wherein said transparent conductive layer is located at least partially over the gatestack.

42. The imaging system of claim 41, wherein said nitride cap is located at least partially over the gatestack.

43. A CMOS imager comprising:

an array of CMOS pixel sensor cells formed in a substrate, wherein at least one pixel sensor cell comprises: a photogate for generating photo-charges, said photogate comprising: a thin layer of polysilicon located at least partially over a doped region in the substrate and a nitride layer located over said polysilicon layer; and at least one transistor for reading out from the pixel cell a signal representing the amount of charge generated by said photogate; and
signal processing circuitry for processing signals received from said pixels sensor cells of said array.

44. The CMOS imager of claim 43, wherein said photogate further comprises a transparent conductive layer.

45. The CMOS imager of claim 44, wherein said transparent conductive layer is a layer of indium tin oxide and is located between said polysilicon layer and said nitride layer.

46. The CMOS imager of claim 43, wherein said nitride layer is an NO layer.

47. The CMOS imager of claim 43, wherein said at least one transistor has a gatestack that comprises a layer of nitride located over a layer of polysilicon.

48. The CMOS imager of claim 43, wherein said at least one transistor comprises a transfer transistor having a gatestack being located at least partially under said thin layer of polysilicon.

49. A method of forming a photogate, said method comprising the steps of:

forming a thin layer of doped polysilicon at a top surface of a substrate;
forming a material layer comprising nitride over the doped polysilicon layer; and
forming a doped region for accumulating photo-charges in the substrate and at least partially under the doped polysilicon layer.

50. The method of claim 49, further comprising the step of forming a transparent conductive layer over the layer of doped polysilicon.

51. The method of claim 49, wherein said step of forming a thin layer of doped polysilicon comprises:

depositing a layer of polysilicon; and
thinning the polysilicon layer to a thickness of about 100 Angstroms to about 1500 Angstroms.

52. The method of claim 51, wherein the thickness is about 600 Angstroms.

53. The method of claim 49, further comprising the step of forming an isolation region in the substrate, wherein the thin layer of doped polysilicon is formed at least partially over the isolation region.

54. The method of claim 49, wherein said step of forming a material layer comprising nitride comprises:

depositing a layer of nitride; and
depositing a layer comprising an oxide over the layer of nitride.

55. The method of claim 49, wherein said step of forming a material layer comprises:

depositing a layer of nitride; and
oxidizing the nitride layer.

56. A method of forming a pixel sensor cell, said method comprising the steps of:

forming a photogate, wherein the photogate comprises a thin conductive layer formed over a top surface of a substrate and an insulative cap formed over the conductive layer and comprising nitride; and
forming at least one transistor electrically connected to the photogate.

57. The method of claim 56, wherein the conductive layer comprises a layer of doped polysilicon.

58. The method of claim 57, wherein the conductive layer further comprises a layer comprising indium-tin-oxide.

59. The method of claim 56, wherein the step of forming a photogate comprises forming a conductive layer at least partially over the at least one transistor.

60. The method of claim 56, wherein said step of forming a photogate comprises:

depositing a layer of polysilicon using CVD; and
doping the polysilicon layer.

61. A method of forming a pixel sensor cell, the method comprising:

forming at least one isolation region in a doped substrate, the substrate being doped to a first conductivity type;
forming a dielectric layer at a surface of the substrate;
forming a thin transparent conductive layer over the dielectric layer;
forming an insulating layer comprising nitride over the transparent conductive layer;
selectively etching said transparent conductive and insulating layers to form a photogate stack;
forming insulative sidewalls on at least one side of said at least one gatestack; and
selectively doping a plurality of regions in the substrate to a second conductivity type.

62. The method of claim 61, further comprising the step of forming a transistor having a gatestack, the gatestack located at least partially under the thin transparent layer.

63. The method of claim 61, further comprising the step of forming a second transparent conductive layer over the thin transparent layer.

64. The method of claim 63, wherein the transparent conductive layer comprises indium tin oxide.

65. The method of claim 61, wherein the substrate is doped p+ type and the step of selectively doping a plurality of region in the substrate utilizes n-type dopants.

Patent History
Publication number: 20060071290
Type: Application
Filed: Sep 27, 2004
Publication Date: Apr 6, 2006
Inventor: Howard Rhodes (Boise, ID)
Application Number: 10/949,380
Classifications
Current U.S. Class: 257/464.000
International Classification: H01L 31/06 (20060101);