Integrated inductor and method of fabrication
An inductor structure comprised of a magnetic section and a single turn solenoid. The single turn solenoid to contain within a portion of the magnetic section and circumscribed by the magnetic section.
1. Field of the Invention
The present invention relates to the field of semiconductor devices and more specifically to an integrated inductor structure and its method of fabrication.
2. Discussion of Related Art
The need for inductors in semiconductor design dictates the use of discrete inductors or spiral inductors. The discrete inductor is in an off-chip, off-package configuration and requires long interconnects to connect the inductor to the chip. These interconnects have high impedances and result in large ohmic losses. Also, discrete inductors require extra space outside the chip package, which is difficult to provide for in high-density circuit board fabrication.
Spiral inductors are created through windings of metal thin films, usually on a silicon substrate. The first drawback of spiral inductors includes the large area necessary to create large inductances. Another drawback of spiral inductors includes the tendency of the inductors to have high resistances. This high resistance deteriorates the quality factor of the inductors making them too lossy for such applications as power delivery. Furthermore, spiral inductors force the magnetic flux into the silicon substrate causing both eddy current losses and interference with devices.
SUMMARYAn inductor structure comprised of a magnetic section and a single turn solenoid. The single turn solenoid to contain within a portion of the magnetic section and circumscribed by the magnetic section.
BRIEF DESCRIPTION OF THE DRAWINGS
In the following description numerous specific details are set forth in order to provide an understanding of the claims. One of ordinary skill in the art will appreciate that these specific details are not necessary in order to practice the disclosure. In other instances, well-known semiconductor fabrication processes and techniques have not been set forth in particular detail in order to not unnecessarily obscure the present invention.
The present invention is an integrated inductor structure 100 and its method of fabrication. In an embodiment, the integrated inductor structure 100, as shown in
Another benefit of the magnetic material 110 is the encapsulation of the magnetic flux within the plane of the inductor structure 100, leading to a reduction of interference with surrounding components. In an embodiment, the single turn solenoid structure of the present invention enables an inductor with a low resistance. The low resistance and the capability of the inductor of the present invention to provide inductances in the nanohenry range permit the use of the inductor in applications such as power delivery for integrated circuits.
One such power application includes the use in a buck converter circuit 200 as shown in
In the embodiment of
In one embodiment the magnetic material 110 is composed of a soft magnetic material. Soft magnetic materials are easily magnetized and demagnetized. These properties make soft magnetic materials useful for enhancing or channeling flux produced by an electric current. One parameter used to distinguish soft magnetic materials is the relative permeability. The relative permeability indicates the amount of magnetic flux density in a material over that contained in a vacuum when in the presence of a magnetic force. In an embodiment of the inductor structure 100, the relative permeability is approximately 95-900. Generally, the relative permeability of an embodiment of the inductor structure 100 is approximately 100-500 and typically approximately 300. As mentioned earlier, materials with magnetic properties are used because the high permeability creates an increased magnetic flux resulting in a higher inductance over inductors without material with magnetic properties. In some embodiments of the inductor structure 100, the magnetic material 110 is a magneto-dielectric such as CoFHfO. The magneto-dielectric in another embodiment is formed from magnetic nanoparticles embedded into a dielectric material. In one embodiment nanoparticles can be distributed throughout a host material such as a polymer host.
As shown in
In an inductor array 300 embodiment, the inductor structure 100 can be connected to another inductor structure 100 in series, in parallel, and/or to devices external to the array. Series connections of an inductor structure 100 can be used to create inductance values equal to the sum of the inductors connected in series. Also, the inductor structure 100 in the inductor array 300 can be connected to another inductor structure 100 in parallel to tune the effective inductance of the combined inductor structure 100 connected together to a certain predetermined inductance. An individual inductor structure 100 in the inductor array 300, a combination of serially connected inductor structures 100, a combination of inductor structures 100 connected in parallel, or a combination of inductor structures 100 connected in series and in parallel can be used to connect to devices external to the inductor array 300. Examples of devices external to the inductor array 300 that could be connected to the inductor structure 100 include capacitors, voltage regulator modules, resistors, transistors and other devices useful in electronic design. Embodiments of the inductor array 300 can have the inductor structure 100 orientated on its side, upside down, or in other positions.
As shown in
In an embodiment, an inductor structure 100 or an inductor array 300 can be coupled to a die 410 by die bonding techniques including flip-chip solder bumps 426, bumpless build-up layer (BBUL), or wire bond. In a BBUL embodiment, the package is built up around the die 410, so the die is contained within the packaging substrate core 415. The die 410 is then connected to a build-up layer 435 and/or input/output (I/O) pins 430 using interconnections 425. The two-dimensional interface and minimal separation distance between a build-up layer 435 and a die 410 helps ensure a further reduction of IR voltage drops and supply bottlenecks when compared to other die bonding techniques.
As illustrated in
Because the build-up layer 435 is positioned in between the I/O pins 430 and the die 410, the build-up layer 435 can be made thin enough to allow a set of thru-vias to penetrate through the layer. The thru-vias are interconnections 425 that traverse the entire build-up layer 435 or packaging core 415, while being insulated from the layer. In an embodiment, the thru-vias are situated around the perimeter of the build-up layer 435 and do not affect the devices contained within the build-up layer 435. An alternative embodiment does not include thru-vias. Instead, the devices in the build-up layer 435 and I/O pins 430 and the die 410 are coupled via I/O interconnect wires that run beyond the edge of the build-up layer 435.
One fabrication method of the inductor structure 100 can be achieved through a modified version of a conventional high-density interconnect process as illustrated in
One method for forming the magnetic material 530 includes laminating many layers of a magneto-dielectric sheet until the desired thickness is achieved. In an embodiment the thickness of the magnetic material can be approximately 30 microns. A second method used to form a magneto-dielectric sheet includes co-sputtering a polymer with a magnetic material. Another method of forming the magnetic material 530 includes alternating layers of magnetic material with insulating material. The combination of the layers helps mitigate the effects of eddy currents when the inductor structure 100 is used at high frequencies of operation. In yet another method, the magnetic material 530 can be formed by sputtering until the desired height of the material 530 is formed. One method of forming the magnetic material 530 includes a step to planarize the magnetic material 530 after the material is deposited.
Next, as shown in a cross-sectional view in
One method incorporates the creation of the second conductive layer 570, third conductive layer 580, and the sidewalls 560 into one step after the formation of a second photoresist mask 565. After the second photoresist mask 565 defines the pattern for the second conductive layer 570 and third conductive layer 580, a conductive material can be formed using well-known techniques such as electroplating. Once the second conductive layer 570, the third conductive layer 580, and the sidewalls 560 are formed, the second photoresist mask 565 can be removed by well-known techniques resulting in the structure shown in
In a method to form the inductor structure 100, a dielectric layer is formed over the structure shown in
In another method of fabrication, the conductive layer of the inductor structure 100 is formed in one step, as shown in
Claims
1. An inductor comprising:
- an open conductive loop; and
- a magnetic material contained within said open conductive loop and to encompass said open conductive loop.[HB6]
2. The inductor of claim 1 wherein said magnetic material is a soft magnetic material with a relative permeability of about 95-900.
3. The inductor of claim 1 wherein said open conductive loop consists of copper.
4. The inductor of claim 3 wherein said inductor is integrated into a build-up packaging layer of an integrated circuit package.
5. The inductor of claim 4 coupled to a voltage regulator module and to a circuit die.
6. An inductor structure comprising:
- a magnetic section; and
- a single turn solenoid to contain within a portion of said magnetic section and circumscribed by said magnetic section.
7. The inductor structure of claim 6 formed within a build-up packaging layer of an integrated chip package.
8. The inductor structure of claim 7 coupled to another layer contained within the integrated chip package.
9. The inductor structure of claim 6 wherein said single turn solenoid consists of copper.
10. The inductor structure of claim 6 wherein said magnetic layer is a magneto-dielectric.
11. The inductor structure of claim 6 used in conjunction with power conversion circuitry.
12. An inductor structure comprising:
- a core with magnetic properties;
- a conductive layer having a first end and a second end, said conductive layer wrapped around said core to form a gap between said first end and said second end; and
- an outer material having magnetic properties and wrapped around said conductive layer in the longitudinal axis of said conductive layer.
13. The inductor structure of claim 12 wherein said conductive layer consists of copper.
14. The inductor structure of claim 12 wherein said core and said outer material are formed of a magneto-dielectric having a relative permeability of about 300.
15. The inductor structure of claim 13 incorporated into a smoothing filter of a power converter.
16. The inductor structure of claim 15 fabricated in a build-up packaging layer of an integrated circuit package.
17. An inductor comprising:
- an outer magnetic layer;
- a conductive layer having a first end and a second end, said conductive layer partially circumscribed by said outer magnetic layer in the longitudinal plane; and
- a magnetic core circumscribed by said conductive layer with a gap between said first end and said second end of said conductive layer, said magnetic core coupled to said outer magnetic layer.
18. The inductor of claim 17 wherein the conductive layer consists of copper.
19. The inductor of claim 17 fabricated into a build-up packaging layer of an integrated circuit package.
20. The inductor of claim 19 coupled to power conversion circuitry.
21. An inductor comprising:
- a magnetic layer;
- a bottom conductive layer formed below said magnetic layer;
- a pair of opposite conductive sidewalls formed through said magnetic layer to define a magnetic core there between;
- a first conductive lip formed on one of said pair of conductive sidewalls over said magnetic core; and
- a second conductive lip formed on one of said pair of conductive sidewalls over said magnetic core.
22. The inductor of claim 21 wherein said magnetic layer has a permeability of approximately 300.
23. The inductor of claim 21 wherein said conductive sidewalls are an array of vias.
24. The inductor of claim 21 formed in a build-up packaging layer of an integrated circuit package.
25. The inductor of claim 24 coupled to power conversion circuitry and an integrated circuit die.
26. An inductor comprising:
- a conductor layer;
- a magnetic layer formed over said conductor layer;
- a first conductive sidewall formed through said magnetic layer to adjoin with said conductor layer;
- a second conductive sidewall formed through said magnetic layer to adjoin with said conductive layer, said first conductive sidewall and said second conductive sidewall having a portion of said magnetic layer there between;
- a first conductive lip formed on said first conductive sidewall over said magnetic core; and
- a second conductive lip formed on said second conductive sidewall over said magnetic core.
27. The inductor of claim 26 wherein said first conductive sidewall and second conductive sidewall are formed by vias.
28. The inductor of claim 27 wherein said conductive layer, said first conductive sidewall, said second conductive sidewall, said first conductive lip, and said second conductive lip are formed of copper.
29. The inductor of claim 28 wherein said magnetic layer is a soft magnetic material having a permeability of approximately 95-900.
30. The inductor of claim 26 wherein said magnetic layer is composed of a plurality of magnetic granules in a polymer host.
31. An inductor structure included in an inductor array comprising:
- a magnetic material divided into a plurality of sections; and
- a plurality of single turn solenoids each circumscribed by one of said plurality of sections with a portion of magnetic material contained within each of said single turn solenoids.
32. The inductor array of claim 31 wherein said plurality of sections are separated from each other by a dielectric material.
33. The inductor array of claim 31 formed in a build-up packaging layer of an integrated circuit package.
34. The inductor array of claim 33 wherein one of said plurality of single turn solenoids is coupled to an integrated circuit device.
35. An inductor structure formed into an array comprising:
- a plurality of conductive layers;
- a plurality of magnetic layers formed over said conductive layers;
- a plurality of conductive sidewall pairs formed through said plurality of magnetic layers to couple to said plurality of conductive layers and to define a magnetic core between each pair of said plurality of conductive sidewall pairs; and
- a plurality of conductive lip pairs coupled to each of said plurality of conductive sidewall pairs to partially cover said magnetic core.
36. The inductor structure formed into an array of claim 35 further comprising dielectric material formed to isolate each of said plurality of magnetic layers
37. The inductor structure formed into an array of claim 36 wherein said dielectric material is selected from a group consisting of an Ajinomoto buildup film (ABF), a ceramic and a solder resist.
38. The inductor structure formed into an array of claim 35 formed within a build-up layer of an integrated circuit package substrate.
39. The inductor structure formed into an array of claim 36 coupled to power conversion circuitry.
40. A method of forming an inductor structure comprising:
- forming an open conductive loop; and
- forming a magnetic material contained within said open conductive loop and to encompass said open conductive loop.
41. A method of forming an inductor structure of claim 40 used to form an inductor in a build-up packaging layer of an integrated circuit package.
42. A method of forming an inductor structure of claim 40 coupled to an integrated device.
43. A method of forming an inductor comprising:
- forming a magnetic layer; and
- forming a single turn solenoid to contain within a portion of said magnetic layer and circumscribed by said magnetic layer.
44. The method of claim 43 wherein said magnetic layer consists of CoFHfO.
45. The method of claim 43 wherein said single turn solenoid consists of copper.
46. The method of claim 45 used to form an inductor in a build-up packaging layer of an integrated circuit package.
47. The method of claim 43 wherein the magnetic layer is formed by a laminating technique.
48. A method of forming an inductor comprising:
- forming a metal layer;
- shaping said metal layer to form a bowl shape; and
- forming a magnetic layer onto and around said metal layer.
49. The method of claim 48 wherein said metal layer consists of copper.
50. The method of claim 48 wherein said magnetic layer is formed by a sputtering technique.
51. The method of claim 48 wherein said magnetic layer has a permeability of about 300.
52. The method of claim 51 used to form an inductor in a build-up packaging layer of an integrated circuit package and coupled to an integrated device.
53. A method of forming an inductor structure comprising:
- forming a first conductive layer;
- forming a magnetic layer over said first conductive layer;
- forming a first conductive sidewall and a second conductive sidewall through said magnetic layer and adjoined to said first conductive layer;
- forming a first conductive portion adjoined to said first conductive sidewall, said first conductive portion formed opposite said magnetic layer from said first conductive layer; and
- forming a second conductive portion adjoined to said second conductive sidewall, said second portion formed opposite said magnetic layer from said first conductive layer.
54. The method of forming an inductor structure of claim 53 further comprising planarizing said magnetic layer.
55. The method of forming an inductor structure of claim 53 wherein the first conductive layer is formed by an electroplating technique.
56. The method of forming an inductor structure of claim 53 wherein said first conductive sidewall and said second conductive sidewall are formed by vias.
57. A method of forming an inductor on a package substrate, said method comprising:
- forming a first seed layer on the package substrate;
- electroplating a first conductive layer on said substrate;
- depositing a layer having magnetic properties over said first conductive layer;
- laser drilling a via array in said layer having magnetic properties to form opposite first and second sidewalls coupled to said first conductive layer;
- forming a second seed layer on said via array and said layer having magnetic properties;
- forming a dry film resist over said second seed layer;
- creating openings in said dry film resist in predetermined locations;
- electroplating a second conductive layer in said openings; and
- removing said dry film resist and said second seed layer.
58. The method of claim 57 used to form an inductor coupled to an integrated circuit die and a voltage regulator module.
59. The method of claim 58, wherein said layer having magnetic properties is a magneto-dielectric material with a relative permeability of approximately 300.
60. A method of forming an inductor structure into an array comprising:
- forming a plurality of magnetic sections; and
- forming a plurality of single turn solenoids, each one of said plurality of single turn solenoids to contain within a portion of one of said plurality of said magnetic sections and circumscribed by one of said plurality of magnetic sections.
61. The method of forming an inductor structure into an array of claim 60 further including the step of forming a dielectric material between said plurality of magnetic sections.
62. The method of forming an inductor structure into an array of claim 61 wherein said dielectric material is selected from a group consisting of an Ajinomoto buildup film (ABF), a ceramic, and a solder resist.
63. The method of forming an inductor structure into an array of claim 62 wherein said plurality of magnetic sections is formed from a magneto-dielectric.
64. The method of forming an inductor structure into an array of claim 60 used to form an inductor array used in conjunction with a voltage regulator module array.
65. A method of forming an inductor structure included in an inductor array comprising:
- forming a plurality of first conductive layers;
- forming a plurality of magnetic sections over said plurality of first conductive layers;
- forming a plurality of first conductive sidewalls and a plurality of second conductive sidewalls through said magnetic sections, each one of said plurality of first and second conductive sidewalls adjoined to one of said plurality of first conductive layers;
- forming a plurality of first conductive portions, each one of said plurality of first conductive portions adjoined to one of said plurality of first conductive sidewalls, each one of said plurality of first conductive portions formed opposite one of said plurality of magnetic sections from one of said plurality of first conductive layers; and
- forming a plurality of second conductive portions, each one of said plurality of second conductive portions adjoined to one of said plurality of second conductive sidewalls, each one of said plurality of second conductive portions formed opposite one of said plurality of magnetic sections from one of said plurality of first conductive layers.
66. The method of claim 65 further including the step of forming a dielectric material between each of said plurality of magnetic sections and over said plurality of first and second conductive portions.
67. The method of claim 66 used to fabricate an inductor array between a voltage regulator module array and an integrated circuit die.
68. The method of claim 66 wherein said dielectric material is a solder resist.
69. The method of claim 68 further comprising forming openings in said dielectric material to expose a portion of said plurality of first and second conductive portions and filling said openings with conductive material.
70. The method of claim 69 wherein said openings are filled by electrolytic plating.
71. The method of claim 65 wherein said plurality of first conductive sidewalls and said plurality of second conductive sidewalls are formed by vias.
72. The method of claim 66 wherein said plurality of magnetic sections have a relative permeability about 300.
Type: Application
Filed: Oct 27, 2004
Publication Date: Apr 27, 2006
Inventors: Ankur Crawford (New York, NY), Henning Braunisch (Chandler, AZ), Rajendran Nair (Gilbert, AZ), Gilroy Vandentop (Tempe, AZ), Shan Wang (Portola Valley, CA)
Application Number: 10/975,552
International Classification: H01L 21/20 (20060101);