Semiconductor device and method for manufacturing semiconductor device
A semiconductor device is provided which has insulating film side wall spacers having a barrier function. The semiconductor device comprises: a gate oxide film and a gate electrode formed on and above a semiconductor substrate; source/drain regions formed in the semiconductor substrate; and first laminated side wall spacers having two or more layers and formed on side walls of the gate electrode, the first laminated side wall spacers including a nitride film as a layer other than an outermost layer, the outermost layer being made of an oxide film or an oxynitride film and having a bottom surface contacting the semiconductor substrate, the gate oxide film or a side wall spacer layer other than the nitride film.
Latest FUJITSU LIMITED Patents:
- RADIO ACCESS NETWORK ADJUSTMENT
- COOLING MODULE
- COMPUTER-READABLE RECORDING MEDIUM STORING INFORMATION PROCESSING PROGRAM, INFORMATION PROCESSING METHOD, AND INFORMATION PROCESSING DEVICE
- CHANGE DETECTION IN HIGH-DIMENSIONAL DATA STREAMS USING QUANTUM DEVICES
- NEUROMORPHIC COMPUTING CIRCUIT AND METHOD FOR CONTROL
This application is based on and claims priority of PCT/JP2003/013582 filed on Oct. 23, 2003, the entire contents of which are incorporated herein by reference.
TECHNICAL FIELDThe present invention relates to a semiconductor device and a method for manufacturing the semiconductor device, and more particularly to a highly integrated semiconductor device having side wall spacers with a barrier function and a method of manufacturing the semiconductor device.
BACKGROUND ARTSince self-aligned contacts (SAC) are used recent years because of micro patterning requirements, side wall spacers of silicon nitride film are used. A silicon nitride film is an insulating film with a barrier function capable of functioning as an etching stopper having etching selectivity relative to an interlayer insulating film made of a silicon oxide film.
Device sizes are reduced due to high integration and miniaturization of MOSFETs. As the pn junction depth of source/drain regions becomes shallow, resistance values have a tendency of becoming large. In order to reduce the resistance of the source/drain regions, it is effective to form silicide layers on the source/drain regions.
As shown in
In etching the gate electrode 14, mixture gas of HBr and Cl2 is used as etching gas to perform reactive etching which provides a high selection ratio between greatly different etching rates of silicon and the silicon oxide film. This etching provides an etching rate of the silicon oxide film very slower than that of silicon. Therefore, while polysilicon is etched, the gate oxide film 13 is etched only slightly and etching stops. Etching the polysilicon film is terminated in the state that the gate oxide film 13 is left on the surface of the active region. Damages are therefore hard to be formed in the surface layer of the active regions.
For example, n-type impurity ions are implanted by using the patterned gate electrode 14 as a mask to form extension regions 15 of source/drain regions. The extension regions 15 are formed to have a shallow junction depth in order to prevent punch-through.
As shown in
As shown in
As shown in
As shown in
An interlayer insulating film 21 of silicon oxide or the like is deposited on the substrate surface by CVD, covering the gate electrode. Contact holes are formed through the interlayer insulating film 21, and a Ti layer, and a TiN layer or the like are formed by sputtering and a W layer is deposited by CVD to bury the metal layer in the contact holes. An unnecessary metal layer is removed to form conductive plugs 22.
During the dilute hydrofluoric acid solution process, undercuts are formed under the silicon nitride side wall spacers 16 as shown in
Publication JP-A-HEI-9-162396 teaches a method of forming source/drain regions and discloses a laminated side wall spacer structure having nitride film side wall spacers covering the side walls of a gate electrode and a gate insulating film and oxide film side wall spacers formed on the nitride side wall spacers, as the side wall spacers of the gate electrode. Since the oxide film side wall spacers are formed on the whole surfaces of the nitride film side wall spacers, it can be considered that undercuts described above are not formed. However, since the nitride film side wall spacers contact the substrate surfaces, it is inevitable that the nitride film side wall spacers impart stresses to the substrate. While the gate electrode pattern is dry-etched, if the gate insulating film is also removed, the substrate surface is exposed to etching and may be damaged.
A flash memory device is a non-volatile semiconductor memory device which stores information in the form of electric charges in the floating gate electrode. Since the flash memory device has a simple device structure, the flash memory device is suitable for structuring a large scale integrated circuit device.
Information write/erase of a flash memory device is performed by hot carrier injection into the floating gate electrode and carrier extraction by the Fowler-Nordheim tunneling effect. High voltage becomes necessary for such write/erase operations of a flash memory device so that a booster circuit for boosting a power source voltage is formed in a peripheral circuit. Transistors in the booster circuit are required to operate at high voltages.
Recent semiconductor integrated circuits provide a composite function by integrating a flash memory device and a high speed logic circuit on the same substrate. Transistors constituting the high speed logic circuit are required to operate at low voltages. For a high speed operation, it is desired to thin a gate insulating film even if leak current is generated. A circuit operating at a low power dissipation is required in some cases. It is desired to make the gate insulating film thick to some extent in order to reduce leak current for a low power dissipation. In order to meet these requirements, it is desired to form, on the same semiconductor substrate, transistors of a plurality of types having different gate insulating film thicknesses and operating at a plurality of power source voltages.
The retention characteristics of a flash memory cell depend on the charge retaining or holding characteristics of the floating gate electrode. In order to improve the retention characteristics, it is desired to cover the floating gate with an insulating film of good quality. Usually, the lower surface of the floating gate electrode made of a silicon film is covered with a tunneling insulating film, the upper surface thereof is covered with an ONO film, and a thermally oxidized film covers the side walls thereof. The surface of this structure is desired to be covered with a good quality silicon nitride film. The thermally oxidized film is an insulating film with a barrier function for preventing leakage of stored charges, and the silicon nitride film is an insulating film with a barrier function for shielding OH radicals and moisture entering from the external.
Publication JP-A-2003-23114 discloses a method of forming, on the same semiconductor substrate, flash memory cells, low voltage operation transistors and high voltage operation transistors. Side wall spacers are formed at the same time both on the side walls of laminated gate electrodes of flash memory cells and on the side walls of gate electrodes of other transistors.
As shown in
By using a resist pattern, the ONO film 27 and silicon film 26 are patterned to form a floating gate of a flash memory and an ONO film on the floating gate. At this time, the ONO film and silicon film in the low and high voltage operation transistor areas are completely removed.
By covering the flash memory area with a resist mask, the tunneling oxide film formed on the surface of the transistor area is removed by dilute hydrofluoric acid solution. The resist pattern is removed, and the substrate surface is thermally oxidized to form a thick gate oxide film 13a for high voltage operation transistors.
The flash memory area and high voltage operation transistor area are covered with a resist mask, and the gate oxide film formed on the surface of the low voltage transistor area is removed. After the resist pattern is removed, a thin gate oxide film 13b for low voltage operation transistors is grown by thermal oxidation. In this manner, the thin oxide film and thick oxide film are formed in the transistor area. If gate oxide films having three or more kinds of different thickness are to be formed, similar processes are repeated to form first a thick gate oxide film and then thinner gate oxide films.
Thereafter, a polysilicon film 28 is deposited on the whole substrate surface, and patterned by using a resist mask to form a control gate electrode 28c and gate electrodes 28a and 28b in the transistor area. The surfaces of the silicon films 26 and 28 are thermally oxidized to form a thermally oxidized films 29. By using as a mask at least the gate electrodes formed in this manner, ion implantation for source/drain regions is performed. For example, n-type regions 31, 32 and 33 are formed in the flash memory cell area and extension regions 15 are formed in the transistor area.
As shown in
As shown in
As shown in
In this manner, it becomes possible to form flash memory cells and transistors of a plurality of types having different gate insulating film thicknesses and different operation voltages.
It is desired for the flash memory cell to have the thermally oxidized film of good quality on the side walls of the laminated gate electrode, and the silicon nitride film 16 of good quality formed by LP-CVD on the thermally oxidized film. In order to form a dense and high quality silicon nitride film, it is desired to execute LP-CVD at a film forming temperature of, e.g., 700° C. or higher.
In the transistor area, the extension regions 15 having a shallow junction depth are already formed before the insulating film having a barrier function such as a silicon nitride film is formed by LP-CVD. As the extension regions are subjected to the heat treatment at 700° C. or higher, impurities are thermally diffused so that there is a possibility that the extension regions cannot retain a desired shape.
In a logic circuit, in order to lower the resistance of the source/drain regions, it is desired to form the silicide layers on the surface of silicon as shown in
As above, as semiconductor elements of a plurality of types are formed on the same semiconductor substrate and the characteristics of each semiconductor element are to be optimized, unexpected disadvantages may be given to other semiconductor devices.
DISCLOSURE OF THE INVENTIONAn object of the present invention is to provide a semiconductor device having side wall spacers made of insulating films having a barrier function and being free of disadvantages to be caused by forming the side wall spacers.
Another object of the present invention is to provide a semiconductor device integrating flash memory cells, low voltage operation transistors and high voltage operation transistors and being free of disadvantages to be caused by mixedly forming different types of transistors.
Still another object of the present invention is to provide a semiconductor device manufacture method suitable for manufacturing such semiconductor devices.
According to one aspect of the present invention, there is provided a semiconductor device comprising: a semiconductor substrate; a first gate oxide film formed on the semiconductor substrate; a first gate electrode formed on the first gate oxide film; first source/drain regions formed in the semiconductor substrate on both sides of the first gate electrode; and first laminated side wall spacers having two or more layers and formed on side walls of the first gate electrode, the first laminated side wall spacers including a nitride film as a layer other than an outermost layer, the outermost layer being made of an oxide film or an oxynitride film and having a bottom surface contacting the semiconductor substrate, the first gate oxide film or a side wall spacer layer other than the nitride film.
According to another aspect of the present invention, there is provided a method for manufacturing a semiconductor device comprising the steps of: (a) forming a gate insulating film on a semiconductor substrate; (b) forming a conductive film on the gate insulating film; (c) etching the conductive film to form a gate electrode and expose the gate insulating film; (d) depositing a first insulating film having an etching selectivity relative to the gate insulating film, on a whole surface of the semiconductor substrate, and leaving first side wall spacer layers on side walls of the gate electrode by anisotropic etching; (e) etching the gate insulating film to expose a surface of the semiconductor substrate; (f) depositing a second insulating film on the whole surface of the semiconductor substrate, and leaving second side wall spacers on side walls of the first side wall spacers by anisotropic etching; (g) implanting ions via the first and second side wall spacers to form source/drain regions; (h) exposing the surface of the semiconductor substrate by using dilute hydrofluoric acid solution; and (i) forming a silicide layer on the exposed semiconductor substrate surface.
BRIEF DESCRIPTION OF THE DRAWINGS
Embodiments of the present invention will be described with reference to the drawings.
As shown in
In this case, mixture gas of HBr and Cl2 is used as etching gas to perform reactive ion etching (RIE) having a high selectivity with considerably different etching rates between silicon and the silicon oxide film. This etching has a very slow etching rate of the silicon oxide film relative to Si. Therefore, while polysilicon is etched, etching can be stopped by only slightly etching the gate oxide film 13. The resist pattern is thereafter removed. By using the patterned gate electrode as a mask, for example, n-type impurity ions are implanted shallowly to form extension regions 15 of source/drain regions.
As shown in
As shown in
As shown in
Prior to a silicidation process, the silicon oxide films on the surface of the semiconductor substrate 11 and on the surface of the gate electrode 14 are removed with dilute hydrofluoric acid solution to expose clean surfaces. Since the whole side surfaces of the side wall spacers are made of the TEOS silicon oxide film, an etching rate is uniform and undercuts will not be formed. It is therefore possible to prevent an unexpected short circuit and strain.
As shown in
Since the silicide layers can be formed without undercuts and the side wall spacers including the silicon nitride films are formed, the self-aligned contact (SAC) process such as shown in
As shown in
As shown in
As shown in
According to this embodiment, the gate oxide film is exposed in the area lower than the side wall spacers. However, since the outermost layers of the side wall spacers is made of the silicon oxide film having an etching rate faster than that of the gate oxide film, undercuts will not be formed. The side wall spacers contain the silicon nitride films so that the SAC process can be executed. The silicon nitride film does not contact the substrate surface so that excessive strain is prevented from being applied.
As shown in
As shown in
As shown in
As shown in
According to this embodiment, the side wall spacer is made of three layers including the silicon oxide film, silicon nitride film and silicon oxide film and the outermost side wall spacers 23 reach the substrate surfaces. The dilute hydrofluoric acid washing process before the silicide layers are formed can therefore prevent undercuts from being formed. Since the side wall spacers contain the silicon nitride films, the SAC process can be executed. The silicon nitride film does not contact the substrate surface, so that excessive strain is prevented from being applied.
As shown in
As shown in
As shown in
As shown in
In this embodiment, although the gate oxide film and the silicon oxide on the gate oxide film are exposed on the side planes of the side wall spacers, the etching rate of the gate oxide film is slower than that of the upper silicon oxide film and the side etching is suppressed so that undercuts are prevented from being formed. Since the side wall spacers contain the silicon nitride film, i.e., an insulating film having a barrier function, the SAC process of etching the interlayer insulating film can be executed. The silicon nitride film does not reach the substrate surface so that excessive strain can be prevented from being applied.
In the following, description will be made on the embodiment of a semiconductor device mixedly mounting a flash memory, a memory for a logic circuit, flash memory driving high voltage transistors and the like.
As shown in
As shown in
In the following, description will be made on a flash memory cell with reference to the cross sectional views taken along line X-X′ in
As shown in
As shown in
As shown in
The ONO film 27 formed in this manner has an excellent leak current preventive function. Although a film forming temperature of 700° C. or higher is adopted, this poses no problem because diffusion regions are still not formed in the transistor area.
As shown in
As shown in
As shown in
As shown in
As shown in
A silicon nitride film 34 having a thickness of 10 nm to 25 nm is formed on the polysilicon film 28 by plasma CVD at a substrate temperature of, e.g., 400° C. A thermal silicon nitride film or a silicon oxynitride film by plasma CVD may be formed. The silicon nitride film is not necessary to be highly dense and have a high quality, if it functions as an etch stopper and a mask for thermal oxidation and ion implantation.
As shown in
As shown in
As shown in
As shown in
As shown in
As shown in
If the silicon oxide film 36 is not formed, etching the silicon nitride films 37 and 34 may be performed successively.
As shown in
As shown in
As shown in
As shown in
As shown in
If a CMOS circuit is to be formed, p-channel regions and n-channel regions are separated by resist patterns and n-type and p-type impurity ions are implanted.
As shown in
The silicon nitride layer does not expose on the surfaces of the side wall spacers, and the gate oxide film and TEOS silicon oxide film expose in contact with the substrate. Therefore, undercuts will not be formed and there is no problem of short circuits, strain and the like.
As shown in
The present invention has been described in connection with the embodiments. The present invention is not limited thereto. It will be apparent to those skilled in the art that, for example, other various modifications, improvements, combinations, and the like can be made.
INDUSTRIAL APPLICABILITYThe present invention is applicable to semiconductor devices. The present invention is applicable to a semiconductor integrated circuit device mixedly mounting a plurality of types of semiconductor devices.
Claims
1. A semiconductor device comprising:
- a semiconductor substrate;
- a first gate oxide film formed on said semiconductor substrate;
- a first gate electrode formed on said first gate oxide film;
- first source/drain regions formed in said semiconductor substrate on both sides of said first gate electrode; and
- first laminated side wall spacers having two or more layers and formed on side walls of said first gate electrode, said first laminated side wall spacers including a nitride film as a layer other than an outermost layer, the outermost layer being made of an oxide film or an oxynitride film and having a bottom surface contacting said semiconductor substrate, said first gate oxide film, or a side wall spacer layer other than said nitride film.
2. The semiconductor device according to claim 1, further comprising a first silicide layer formed on said first source/drain regions.
3. The semiconductor device according to claim 2, wherein said first silicide layer is a cobalt silicide layer.
4. The semiconductor device according to claim 1, wherein the outermost layer of said first laminated side wall spacers covers side walls of said first gate oxide film, and directly contacts said semiconductor substrate.
5. The semiconductor device according to claim 1, wherein a bottom of the outermost layer of said first laminated side wall spacers contacts said first gate oxide film, and the oxide film has an etching rate faster than an etching rate of said first gate oxide film.
6. The semiconductor device according to claim 1, wherein said nitride film is an intermediate layer of said first laminated side wall spacers, and said first laminated side wall spacers include an oxide film or an oxynitride film formed between said nitride film and said first gate electrode and between said nitride film and said first gate oxide film.
7. The semiconductor device according to claim 6, wherein the outermost layer of said first side wall spacers covers side walls of said first gate oxide film and directly contacts said semiconductor substrate.
8. The semiconductor device according to claim 6, wherein the outermost layer of said first laminated side wall spacers has a bottom contacting said first gate oxide film, and the oxide film has an etching rate faster than an etching rate of said first gate oxide film.
9. The semiconductor device according to claim 1, further comprising:
- a laminated gate electrode structure formed on said semiconductor substrate, comprising:
- a tunneling insulating film formed on said semiconductor substrate;
- a floating gate electrode formed on said tunneling insulating film;
- an insulating film formed on said floating gate electrode; and
- a control gate electrode formed on said insulating film;
- second source/drain regions formed in said semiconductor substrate on both sides of said laminated gate electrode structure; and
- second laminated side wall spacers having three or more layers, formed on side walls of said laminated gate electrode structure, and including a nitride film as an intermediate layer not contacting said semiconductor substrate.
10. The semiconductor device according to claim 9, wherein said second laminated side wall spacers include a thermally oxidized layer as an innermost layer.
11. The semiconductor device according to claim 9, wherein said second laminated side wall spacers include an oxide film or an oxynitride film as the outermost layer whose bottom contacts said semiconductor substrate.
12. A semiconductor device comprising:
- a semiconductor substrate;
- a first gate oxide film formed on said semiconductor substrate;
- a first gate electrode formed on said first gate oxide film;
- first source/drain regions formed in said semiconductor substrate on both sides of said first gate electrode;
- first laminated side wall spacers formed on side walls of said first gate electrode;
- a laminated gate electrode structure formed on said semiconductor substrate, comprising:
- a tunneling insulating film formed on said semiconductor substrate;
- a floating gate electrode formed on said tunneling insulating film;
- an insulating film formed on said floating gate electrode; and
- a control gate electrode formed on said insulating film;
- second source/drain regions formed in said semiconductor substrate on both sides of said laminated gate electrode structure; and
- second side wall spacers having three or more layers, formed on side walls of said laminated gate electrode structure, and including a nitride film as an intermediate layer not contacting said semiconductor substrate, and an outermost side wall spacer layer directly contacting said semiconductor substrate.
13. The semiconductor device according to claim 12, wherein said first side wall spacers are made of same layers as outermost side wall spacer layers of said second side wall spacers.
14. The semiconductor device according to claim 12, wherein said first side wall spacers are laminated side wall spacers having two or more layers, said first side wall spacers including a nitride film as a layer other than an outermost layer, the outermost layer being made of an oxide film or an oxynitride film and having a bottom surface contacting said semiconductor substrate, said first gate oxide film or a side wall spacer layer other than said nitride film.
15. The semiconductor device according to claim 12, wherein the nitride film as an intermediate layer of said second side wall spacers is a silicon nitride film formed by LP-CVD.
16. A method for manufacturing a semiconductor device, comprising the steps of:
- (a) forming a gate insulating film on a semiconductor substrate;
- (b) forming a conductive film on said gate insulating film;
- (c) etching said conductive film to form a gate electrode and expose said gate insulating film;
- (d) depositing a first insulating film having an etching selectivity relative to said gate insulating film, on a whole surface of said semiconductor substrate, and leaving first side wall spacer layers on side walls of said gate electrode by anisotropic etching;
- (e) etching said gate insulating film to expose a surface of said semiconductor substrate;
- (f) depositing a second insulating film on the whole surface of said semiconductor substrate, and leaving second side wall spacers on side walls of said first side wall spacers by anisotropic etching;
- (g) implanting ions via said first and second side wall spacers to form source/drain regions;
- (h) exposing the surface of said semiconductor substrate by using dilute hydrofluoric acid solution; and
- (i) forming a silicide layer on the exposed semiconductor substrate surface.
17. The method for manufacturing a semiconductor device according to claim 16, further comprising the step of:
- (j) depositing a third insulating layer on the whole surface of said semiconductor substrate between said steps (c) and (d),
- wherein said step (d) anisotropically etches said first and third insulating layers.
18. A method for manufacturing a semiconductor device comprising the steps of:
- (a) forming a gate insulating film on a semiconductor substrate;
- (b) forming a conductive film on said gate insulating film;
- (c) etching said conductive film to form a gate electrode and expose said gate insulating film;
- (d) depositing a first insulating film having an etching selectivity relative to said gate insulating film, on a whole surface of said semiconductor substrate, and leaving first side wall spacer layers on side walls of said gate electrode by anisotropic etching;
- (e) depositing a second insulating film having an etching rate faster than an etching rate of said gate insulating film, on the whole surface of said semiconductor substrate, and leaving second side wall spacer layers on side walls of said first side wall spacers by anisotropic etching;
- (f) etching said gate insulating film to expose a surface of said semiconductor substrate;
- (g) implanting ions via said first and second side wall spacers to form source/drain regions;
- (h) exposing the surface of said semiconductor substrate by using dilute hydrofluoric acid solution; and
- (i) forming silicide layers on the exposed semiconductor substrate surface.
19. The method for manufacturing a semiconductor device according to claim 18, further comprising the step of:
- (j) depositing a third insulating layer on the whole surface of said semiconductor substrate between said steps (c) and (d),
- wherein said step (d) anisotropically etches said first and third insulating layers.
20. A method for manufacturing a semiconductor device comprising the steps of:
- (a) forming a tunneling insulating film, a floating gate electrode film and an insulating film on an area of a semiconductor substrate, and pattering said insulating film, said floating gate electrode film and said tunneling insulating film to form a floating gate electrode structure;
- (b) forming a gate insulating film in another area of said semiconductor substrate;
- (c) depositing a conductive film and an etch stopper film covering said floating gate electrode structure and said gate insulating film;
- (d) etching said etch stopper film and said conductive film to form a laminated gate electrode structure of a non-volatile memory;
- (e) forming a leak preventive first insulating film on side walls of said laminated gate electrode structure;
- (f) depositing a silicon nitride film by LP-CVD covering said leak preventive first insulating film, and leaving first side wall spacers on side walls of said laminated gate electrode structure by anisotropic etching;
- (g) removing said etch stopper film;
- (h) patterning said conductive film in said another area to form a gate electrode structure;
- (i) depositing a second insulating film on a whole surface of said semiconductor substrate, and leaving second side wall spacers on side walls of said laminated gate electrode structure and said gate electrode structure by anisotropic etching;
- (j) exposing a surface of said semiconductor substrate by using dilute hydrofluoric acid solution; and
- (k) forming silicide layers on the exposed semiconductor substrate surface.
21. The method for manufacturing a semiconductor device according to claim 20, wherein said step (j) forms laminated side wall spacers including a silicon nitride film as an intermediate layer.
Type: Application
Filed: Mar 28, 2006
Publication Date: Jul 27, 2006
Applicant: FUJITSU LIMITED (Kawasaki)
Inventor: Toru Anezaki (Kawasaki)
Application Number: 11/390,128
International Classification: H01L 29/94 (20060101);