Semiconductor package using terminals formed on a conductive layer of a circuit board
A small package is provided for a flash EEPROM memory. The small package uses terminals which are part of a bottom conductive layer of a circuit board. In this manner, the final package can be quite thin. The circuit board can be connected to the integrated circuits and passive devices and can be encapsulated in plastic or glued to a plastic cover. In this manner, a thin and relatively inexpensive package can be formed. Additionally, the circuit board can have testing connections which can be removed before forming the final package.
This application is a continuation of application Ser. No. 11/021,169, filed Dec. 21, 2004; which application is a continuation of application Ser. No. 09/866,022, filed May 24, 2001, now U.S. Pat. No. 6,867,485; which application is a continuation of application Ser. No. 09/487,106, filed Jan. 19, 2000, now U.S. Pat. No. 6,410,355; which application is a divisional of application Ser. No. 09/096,140, filed Jun. 11, 1998, now U.S. Pat. No. 6,040,622. These applications are incorporated by reference as if fully set forth herein.
FIELD OF THE INVENTIONThe present invention relates to the packaging of semiconductor integrated circuits. In particular, the system relates to the packaging of memory chips
BACKGROUND OF THE INVENTIONIn recent years, flash Electrically Erasable Programmable Read-Only Memory (EEPROM) has become popular. Flash EEPROMs are a high-density, nonvolatile memory.
This flash EEPROM package contains multiple integrated circuits, including a controller chip and a memory chip. The flash memory packages also require capacitors for charge pumping so that the required programming voltage can be obtained from a lower circuit voltage.
It is desired to have a smaller, thinner memory package format to be used with digital cameras and the like.
SUMMARY OF INVENTIONIn order to have a small package, the system of the present invention puts the integrated circuits onto a circuit board or PC board, where a conductive layer of the circuit board forms the terminals for the package. This conductive layer of the circuit board is positioned on the outside of the package. In this way, a very thin package can be produced. No additional connections are required from the circuit board to terminals.
In one preferred embodiment, the circuit board with the integrated circuits and passive devices can be placed in a mold and encapsulated in plastic with the terminal side of the circuit board exposed. Before the encapsulating process, the integrated circuits used in the package can be covered with an epoxy material or with another type of plastic for protection. Alternately, the circuit board with the integrated circuits and passive devices can be glued into a plastic case or overmolded.
Another embodiment of the present invention concerns a testing connection region of the circuit board. At one end of the circuit board, testing connections allow access to the integrated circuits for burn-in testing the integrated circuits and allow the programming of the integrated circuits so as to avoid bad memory cells. The testing connection region of the circuit board material is cut away before packaging so that the final package can have a smaller form.
BRIEF DESCRIPTION OF THE DRAWINGS
Testing connections 28 are also provided interconnected to the integrated circuits. As is described below, the testing connections 28 can be used for burn-in testing and memory mapping the devices. The testing connections 28 are removed after testing to make the final package size smaller.
The use of a circuit board with the injection molding process has a number of advantages. The circuit board material allows for the interconnection of more than one integrated circuit on the multiple connective layers. It also allows for the dedication of one conductive layer for terminals.
In an alternate embodiment, a plastic cover 82 can be glued to the circuit board material 62 and integrated circuit 64 using an epoxy 84. The injection molding methods have some advantages over this alternate embodiment since they do not require processing by hand. Additionally, the plastic molded package will be more durable and corrosion resistant than the glued package. However, both methods allow for an inexpensive package.
Looking again at
Various details of the implementation and method are merely illustrative of the invention. It will be understood that various changes in such details may be within the scope of the invention, which is to be eliminated only by the appending claims.
Claims
1. A package including:
- a circuit board;
- a set of circuit elements on the circuit board, the set of circuit elements including at least one integrated circuit and passive components; and
- packaging material surrounding the set of circuit elements and part of the circuit board, wherein one side of the circuit board includes a set of terminals that are visible from the side of the package, the set of terminals being positioned away from the edge of the circuit board.
2. The package of claim 1, wherein the packaging material includes molded plastic.
3. The package of claim 2, wherein the packaging material includes a bordering frame.
4. The package of claim 1, wherein one side of the circuit board is exposed.
5. The package of claim 4, wherein the exposed side of the circuit board material includes the set of terminals connected to the remainder of the circuit board by vias.
6. The package of claim 5, wherein the circuit board material is attached to the packaging material by epoxy.
7. The package of claim 1, wherein the circuit elements include at least two integrated circuits and passive devices.
8. The package of claim 7, wherein the thickness of the package is less than 12 mils.
9. The package of claim 1, wherein the package is a flash EEPROM package.
10. A package including:
- a circuit board;
- at least one integrated circuit on the circuit board; and
- packaging material surrounding the set of circuit elements and part of the circuit board, wherein one side of the circuit board is exposed, the exposed side of the circuit board material including a set of terminals connected to the remainder of the circuit board by vias.
11. The package of claim 10, wherein the circuit board material is attached to the packaging material by epoxy.
12. The package of claim 10, wherein on the exposed side of the circuit board only the set of terminals is exposed.
13. The package of claim 10, wherein the circuit elements include at least two integrated circuits and passive devices.
14. The package of claim 10, wherein the thickness of the package is less than 12 mils.
15. The package of claim 10, wherein the package is a flash EEPROM package.
16. A package including:
- a circuit board;
- a set of circuit elements on the circuit board, the set of circuit elements including at least one integrated circuit and passive components; and
- a plastic material encasing the set of circuit elements and part of the circuit board, wherein one side of the circuit board includes a set of terminals that are accessible from the side of the package, the set of terminals being positioned away from the edge of the circuit board.
17. The package of claim 16, wherein one side of the circuit board is exposed.
18. The package of claim 17, wherein the exposed side of the circuit board material includes the set of terminals connected to the remainder of the circuit board by vias.
19. The package of claim 16, wherein the circuit board material is attached to the packaging material by epoxy.
20. The package of claim 16, wherein on the exposed side of the circuit board only the set of terminals is exposed.
Type: Application
Filed: Apr 12, 2006
Publication Date: Aug 17, 2006
Inventor: Robert Wallace (Sunnyvale, CA)
Application Number: 11/403,383
International Classification: H01L 23/48 (20060101); H01L 23/52 (20060101);