METHOD AND STRUCTURE IN THE MANUFACTURE OF MASK READ ONLY MEMORY
A method and structure of manufacture of mask ROM device is provided. Firstly, a semiconductor structure is provided that comprises a first dielectric layer, a plurality of buried bit lines and a plurality of code areas, wherein each of the code areas is placed between two buried bit lines. Next, a second dielectric layer having a plurality of contact plugs is formed on the semiconductor structure, wherein the contact plug comprises a second dielectric layer and a first glue layer, furthermore; the first glue layer is placed on the side-wall and bottom of the contact plugs. In addition, the contact plugs filled with the first metal layer. Then, a second glue layer, a second metal layer and a pad layer having an opening pattern are respectively formed on the second dielectric layer and contact plug. Thus, the processes of the present invention can improve the stability and accuracy in the electricity of the mask ROM device.
This application is a divisional of, claims priority to, and incorporates by reference U.S. patent application Ser. No. 10/807,795 filed Mar. 23, 2004 and entitled “Method and Structure in the Manufacture of Mask Read Only Memory.”
BACKGROUND OF THE INVENTION1. Field of the Invention
This invention relates to a method and structure in the manufacture of semiconductor memory devices, and more particularly to method and structure of manufacture of mask ROM memory devices.
2. Description of the Prior Art
A memory device is widely used in the information industry, and is particularly used in microprocessors and computers. In order to achieve a faster speed of information exchange with a tremendous quantity, the information product needs the properties that are necessarily small in size and a reduced weight. Besides, the program and operation performed the software has become complicated in the recent years so that the properties are necessarily manufacturing a memory with a higher memory capacity and faster access speed. Therefore, a mask ROM with higher memory capacity, higher integrity and faster access speed is currently a common memory structure.
However, when the dimension of the mask ROM device goes below 0.35 microns or smaller, a gap between 0 to 1 has become smaller in the electricity because of the device margin and narrower line width. Hence, the demanded process window is also getting smaller. When the process with the bigger dimension of the device is completely imitated to a smaller dimension, it could not get a preferred yield due to different properties and different structure with Inter-Layer Dielectric (ILD) between two products.
Following that, referring to
Subsequently, referring to
Continue referring to
In addition, due to the fact that the etching process to the mask ROM device 100 is performed first, and then the implantation of ROM code, which decides the order-form from the users. However, the second opening 115 is accessible to oxidize so as to form an oxide layer on the surface while waiting for an order-form. (Because the bottom of the second opening 115 is an inter layer dielectric 109) Therefore, after receiving the order-form from users, it has to perform an etching or cleaning process to the second opening 115 so as to remove the oxide layer, which is formed already. Then, performing the ion implantation following that, so the manufacturing time and manufacturing cost will be improved.
Still, after accomplishing the etching process to the glue layer 111, the second opening 115 produced therein has a negative bias with a critical dimension. Thus, in order to maintain the critical dimensional after the etch inspection as the same as the photomasks critical dimensional after etching the glue layer 111 (it means to broaden the code areas 119), the post exposure process of the photoresist layer 113 has to be preformed when doing the photolithography process. However, the patterned photoresist layer and the non-patterned photoresist layer are exited simultaneously on the photoresist layer 113 (the patterned photoresist layer with respects to the implant region, the non-patterned photoresist layer with respects to the non-implant region). Therefore, the process window of the photoresist layer, which is above the non-implant region will be influenced and reduced, even vanished during the post exposure process. This situation will make the device 10 inaccurate with electricity.
Finally, referring to
As mentioned above the process of the conventional mask ROM, the conventional mask ROM device has problems with inaccuracy and unstability in the electricity because etching the glue layer and post exposing to the photoresist layer. Hence, a method of manufacture of mask ROM memory devices is required to overcome the problems of the process in the prior art.
SUMMARY OF THE INVENTIONIt is an objective of the present invention to provide a method and structure in the manufacture of a mask ROM(read only memory) device that utilizes a step of blanket etching back to the first glue layer so that the phenomenon of over etching is not produced in the second dielectric layer. It means that the profile of the implanted depth will not be influenced by over etching. Hence, the stability of the device will be enhanced and have a good yield.
It is another objective of the present invention to provide a method and structure in the manufacture of a mask ROM device that directly defines the critical dimension of the second opening on the photoresist layer that the post exposing process is not necessary to perform. Therefore, the accuracy of the device is improved.
It is a further objective of the present invention to provide a method and structure in the manufacture of a mask ROM device that deposits a first metal layer on a first glue layer. However, the steps of planarizing the first metal layer and forming the code areas in the mask ROM device wait until receiving the order-form from a user so that the second dielectric is not oxidized while waiting on an order-form. Hence, the manufacturing time and manufacturing cost will be reduced.
According to a preferred embodiment of the present invention, a method and structure of manufacture of mask ROM device is provided. Firstly, a semiconductor structure comprises a first dielectric layer thereon, a plurality of buried bit lines and a plurality of code areas, wherein each of the plurality of code areas are placed between two of plurality of the buried bit lines therein. Next, a second dielectric layer having a plurality of contact plugs is formed on the semiconductor structure. Furthermore; the first glue layer is placed on the side-wall and bottom of the contact plug. In addition, the contact plug filled with the first metal layer. Then, a second glue layer, a second metal layer and a pad layer with an opening pattern are sequentially formed on the second dielectric layer and contact plug.
BRIEF DESCRIPTION OF THE DRAWINGSThe objectives and features of the present inventions as well as advantages thereof will become apparent from the following detailed description, considered in conjunction with the accompanying drawings. It is to be understood, however, that the drawings, which are not to scale, are designed for the purpose of illustration and not as a definition of the limits of the invention, for which reference should be made to the appended claims.
The present invention can be the best understood through the following description and accompanying drawings, wherein:
Following that, referring to
Subsequently, as shown in
Thereupon, referring to
Next, referring to
It is noted that the processes for encoding the ROM device with a desired code, such as an execution program code, are performed at the mask ROM device 200. Users who order the ROM device 200, usually determine the program code, thus the program code may be different from each other. The following steps of planarizaiton for the first metal layer 217 and formation of the code areas 224 in the mask ROM device 200 can wait for an order-form from the users. Therefore, it can avoid the second dielectric layer 211 from becoming oxidized and form an oxide layer thereon while waiting for an order-form from the users. Furthermore, the semiconductor structure does not need to clean or remove the oxide layer, therefore the manufacturing time and manufacturing cost of the mask ROM device 200 are greatly reduced.
Due to the fact that one of the characteristic of the present invention is blanket etching back to the first glue layer 215, and then performing the step of defining the ROM code to the mask ROM device 200. Thus, the phenomenon of over etching will not happen in the second dielectric layer 211, that is to say; the profile with the bevels in the second dielectric layer 211 would not be occurred. Consequently, after performing the ion implantation process 223 in the mask ROM device 200, the code areas 224 in the silicon substrate 201 without the profile with bevels therein. For that reason, the boron ions can distribute uniformly in the code areas 224, which can improve the stability of the mask ROM device 200, and enhance the yield.
Still, another characteristic of the present invention directly defines the size of the second opening 221 on the photoresist layer 219 so that the critical dimension of second opening 221 is directly decided by the ability of development with a stepper. It means that the photoresist layer 219 would not be post exposed in order to broaden the code areas 224 because of the critical dimension bias of the second opening 221 which is negative. Accordingly, the photoresist layer, which is above the non-code areas will not be reduced, even vanished. Hence, it can maintain the accuracy of the mask ROM device 200, and have a good yield.
As soon as the ion implantation 223 is performed in the mask ROM device 200, referring to
The preferred embodiments are only used to illustrate the present invention, not intended to limit the scope thereof. Many modifications of the preferred embodiments can be made without departing from the spirit of the present invention.
Claims
1. A structure of mask read only memory, comprising:
- a semiconductor structure having a first dielectric layer thereon, a plurality of buried bit lines and a plurality of code areas within said semiconductor structure, wherein each of said plurality of code areas is placed between two of plurality of said buried bit lines;
- a second dielectric layer having a contact plug being placed on said semiconductor structure, wherein said contact plug comprises a first metal layer therein and a first glue layer thereon;
- a second glue layer being on said second dielectric layer and said contact plug;
- a second metal layer being on said second glue layer; and
- a pad layer being on said second metal layer.
2. The structure of mask read only memory according to claim 1, wherein said first dielectric layer is above said plurality of buried bit lines.
3. The structure of mask read only memory according to claim 1, wherein said first metal layer is filled in said contact plug.
4. The structure of mask read only memory according to claim 1, wherein the material of said first metal layer is tungsten.
5. The structure of mask read only memory according to claim 1, wherein the material of said second dielectric layer is Borophosphosilicate Glass (BPSG).
6. The structure of mask read only memory according to claim 1, wherein the material of said first glue layer is titanium/titanium nitride (Ti/TiN).
7. The structure of mask read only memory according to claim 1, wherein said second glue layer comprises linear titanium/titanium nitride (Ti/TiN).
Type: Application
Filed: May 9, 2006
Publication Date: Sep 7, 2006
Inventors: Lawrence Liu (Taipei City), Yuan Kao (Hsin-Chu City)
Application Number: 11/382,270
International Classification: H01L 21/8234 (20060101);