Efficient method and computer program for modeling and improving static memory performance across process variations and environmental conditions
An efficient method and computer program for modeling and improving stating memory performance across process variations and environmental conditions provides a mechanism for raising the performance of memory arrays beyond present levels/yields. Statistical (Monte-Carlo) analyses of subsets of circuit parameters are performed for each of several memory performance variables and then sensitivities of each performance variable to 15 each of the circuit parameters are determined. The memory cell design parameters and/or operating conditions of the memory cells are then adjusted in conformity with the sensitivities, resulting in improved memory yield and/or performance. Once a performance level is attained, the sensitivities can then be used to alter the probability distributions of the performance variables to achieve a higher yield. Multiple cell designs can be compared for performance, yield and sensitivity of performance variables to circuit parameters over particular environmental conditions in order to select the best cell design.
1. Technical Field
The present invention relates generally to memory circuit design methodologies and programs for designing digital memory circuits, and more particularly to a method and computer program for improving static memory performance across process variations and environmental conditions.
2. Description of the Related Art
Memory speed and other performance factors are critical limitations in today's processing systems and are predicted to become even more of a critical limitation as technologies move forward. In particular, static random access memories (SRAMS) and memory cells are used in processor caches, registers and in some designs external to the system processors for fast access to data and program instructions.
With processor cycle frequencies reaching well above 4 Ghz, development of SRAM cells that can store and provide access to stored values within that period has become necessary. However, at process scales necessary to achieve such access are also increasingly subject to variability in circuit parameters such as device threshold voltages and channel dimensions. Charge history effect and physical nano-scale effects due to non-ideal materials also come increasingly into place as device size is decreased.
Semiconductor memories in general are also becoming the predominant power consumer in almost every processing system and particularly in processors, cache memory is a major consumer of power. As such, reduction of SRAM cell power supply voltages is highly desirable, as power dissipation and overall power requirements are dictated by the supply voltages used. However, lower supply voltages typical dictate lower performance levels in terms of cell read and write stability and access delay.
Because of all of the above-described limitations, yield reduction due to SRAM cell variability or increased redundancy requirements will increase production cost and waste or limit available space and design flexibility in order to provide sufficient redundancy to maintain yields.
Present analysis techniques require large amounts of processing power to extend an accurate yield/performance analysis beyond three standard deviations (3σ) of device parameter variations. However, if it were practical to perform more extensive analyses and further if a technique for determining which design parameters can be efficaciously altered were provided, memory device designs could be improved beyond present levels and designs for much higher operating frequencies could be generated.
It is therefore desirable to provide a method for modeling and improving SRAM cell performance across process variations and environmental operating conditions in an efficient manner so that device parameter variations can be simulated to a level of 5σ and beyond.
SUMMARY OF THE INVENTIONThe objective of improving SRAM cell performance over process variations and environmental conditions are achieved by methods that analyze SRAM cell performance for one or multiple cell designs, predict yields with respect to performance variables and the optionally and iteratively adjust cell design parameters to optimize performance and yield.
The methods may be embodied in program instructions executing within a workstation computer and also in a computer program product comprising media for storing the program instructions for execution within a workstation computer system.
One aspect of the invention represents an improvement over traditional memory cell modeling, as multiple statistical analyses are performed on only a subset of circuit parameters for each of several performance variables, while other parameters are fixed. The subset of circuit parameters are also varied systematically over the multiple analyses so that sensitivities can be determined. The results of the statistical analyses are used to compute sensitivities of the performance variables to the cell parameters and the cell parameters and/or operating conditions are adjusted in conformity with the sensitivities in order to improve the memory cell design.
An initial pass of the analysis may be performed with a statistical analysis with respect to the entire set of circuit parameters and devices, in order to determine an initial set of sensitivities. Examination of the sensitivities (e.g., comparison of the sensitivities to a threshold value) is then used to eliminate devices/parameters from the subsequent analyses.
Because of the above-described technique, it is possible to extend the analysis beyond a traditional analysis that would extend to only 3σ (three standard deviations) to a level of 5σ and beyond for at least some of the parameters, increasing device yields. The increase in analysis speed (i.e., reduction in processing power requirements) makes it possible, for example, to extend an analysis to a level of 6σ or 7σ. Since the cells are not modeled over every device parameter, but only the parameters critical to the particular performance variable being modeled, computation time is reduced and sensitivities can be more effectively determined.
Another aspect of the invention provides for selecting a best cell design or cell order by simultaneously modeling several cell designs, whereby the yield and yield distribution of performance variables can be compared and optimized for selecting the best cell design for a given range of environmental conditions and process variable statistics.
The foregoing and other objectives, features, and advantages of the invention will be apparent from the following, more particular, description of the preferred embodiment of the invention, as illustrated in the accompanying drawings.
BRIEF DESCRIPTION OF THE DRAWINGSThe novel features believed characteristic of the invention are set forth in the appended claims. The invention itself, however, as well as a preferred mode of use, further objectives, and advantages thereof, will best be understood by reference to the following detailed description of an illustrative embodiment when read in conjunction with the accompanying drawings, wherein like reference numerals indicate like components, and:
With reference now to the figures, and in particular with reference to
The two different operations detailed above are impacted in different ways by variations in the parameters of transistors P10-11 and N10-13. The variations lead to unstable (potentially erroneous) read and write operations when the variations rise above a certain level. As operating frequencies are increased and device sizes correspondingly decreased, the variations take on a statistically significantly greater range causing failure of an increasing number of devices in a lot. The present invention is directed toward an efficient method for statistically analyzing the design of memory cells so that yields may be improved by selecting nominal values for the device parameters and environmental operating ranges or optimum operating points (such as power supply voltage ranges, power supply optimum value or temperature ranges) can be determined for a specific design. The analysis is performed on subsets of devices within the memory cell for each performance variable being evaluated. Multiple Monte-Carlo analyses are performed with systematic variations in the parameters in the subset for each performance variable, so that sensitivities of the performance variables to the associated parameters can be obtained. The systematic variations can be performed directly by adjusting the mean value input to each parameter (i.e., the nominal design value of the parameter such as the design VT value for a particular transistor).
The subsets of devices can be selected in advance by foreknowledge of the devices critical to a given performance variable, or an initial pass of Monte-Carlo analyses can be performed on the entire cell to determine the critical devices by the level of sensitivity of a performance variable to the parameters of the critical devices. Parameters (and entire devices) for which the sensitivity falls below a threshold can be eliminated from subsequent iterations by fixing rather than varying those parameters. The result is a reduction in processing time and memory requirements for subsequent iterations.
In particular, with respect to the memory cell depicted in
Because of the above determination that certain devices are critical to certain operations, the device parameters: Vth (transistor threshold voltage), W (channel width) and L (channel length) can be statistically simulated for just those devices for a particular performance variable such as read stability, write stability, read and write delays or noise on internal cell nodes.
By reducing the amount of analysis that must be performed to determine whether or not a memory cell design will fall below a certain yield, two goals are accomplished: the amount of computation time required is managed; and greater separation of particular device parameter variations with respect to the variation of performance variables becomes possible. By separating the device parameter variations, nominal values of the device parameters can be more effectively determined and traded-off and other factors such as environmental ranges or nominal operating points can be determined.
While the illustrated cell is an example of a cell of order 4 that may be analyzed and improved by a method according to an embodiment of the invention, it should be understood that the techniques illustrated herein may be applied to memory cells of any order. (Order as used herein refers to the number of devices that implement the storage element of the cell exclusive of the bitline buffer transistors.)
Further, the present invention can be used to obtain information about what device parameters are more critical to performance variable stability by performing a sensitivity analysis on the results of the statistical simulations. For example, power consumption can be reduced by studying leakage effects in subsets of devices within the cell and determining the sensitivity of leakage current to the various device parameters for the subset.
Also, the present invention can be used to analyze the yield for one or more cell designs based on the performance variable criteria, with or without iterating or changing the cell design. For example, cells of device count {1, 2 . . . 8} and so on may be simultaneously analyzed in order to select the best performance parameter yield for a given set of environmental conditions and process variations.
Also, when optimizing the cell designs by changing cell parameters, the determined cell parameter to performance variable sensitivities can be used to alter not only the mean values of the performance variable distributions, but the performance variable distributions can be forced to asymmetrical distributions (having a higher overall device count on the desired side of a performance criteria) in order to improve yield.
Referring now to
Next, the sensitivity of each performance variable to the systematic parameter variations (parameter input statistics variation) for the subset associated with the performance variable is determined by determining the partial derivative of the performance variable with respect to the parameter variations (step 54) and for an iterative technique, a check can be made if performance is at desired levels (decision 56) (or other suitable check such as convergence at a fixed value) and if the check determines that further computation is desirable or required, the parameters in each subset can be adjusted in conformity with the determined sensitivities (step 58) and steps 50-56 are then repeated until decision 56 indicates termination of the process. Also, as indicated in the flowchart in step 58, some parameters can be fixed during iteration (and/or some devices can be removed from subsets, i.e., all of their parameters become fixed) when the sensitivity of particular performance variables to parameter variations (or the parameter variations for an entire device) is below a threshold.
Referring now to
Referring now to
Workstation computer 112 is coupled to a graphical display 113 for displaying program output such as simulation results and circuit layout structure input, design and verification programs implementing embodiments of the present invention. Workstation computer 112 is further coupled to input devices such as a mouse 115 and a keyboard 114 for receiving user input. Workstation computer may be coupled to a public network such as the Internet, or may be a private network such as the various “intra-nets” and software containing program instructions embodying methods in accordance with embodiments of the present invention may be located on remote computers or locally within workstation computer 112.
Referring now to
The study was made across a supply voltage range of 0.45V to 2.25V and the dark portions of the bars indicate ranges where the read operation is stable. The following observations can be made: with only a variation in Vth, the memory cell is unstable for supply voltages under 0.9V. When both dimensional and Vth variations are considered, a 4σ variation of the dimensions is tolerable up to a 3σ variation in threshold voltage.
Using the sensitivity results depicted in
Referring now to
Referring now to
While the invention has been particularly shown and described with reference to the preferred embodiment thereof, it will be understood by those skilled in the art that the foregoing and other changes in form, and details may be made therein without departing from the spirit and scope of the invention.
Claims
1. A method for improving a design of a memory cell, comprising:
- selecting particular associated subsets of memory cell circuit parameters for each of a plurality of operational performance variables;
- determining statistics for each memory cell circuit parameter within said unique subsets for simulation;
- statistically simulating each of said operational performance variables over systematic variations of each memory cell circuit parameter in said associated subset for each simulated operational performance variable;
- computing sensitivities of each of said operational performance variables to said variations of said memory cell circuit parameters within said associated subset.
2. The method of claim 1, wherein said selecting is performed by:
- performing multiple statistical analyses of a full set of devices within said memory cell over variations of circuit parameters for said full set of devices;
- computing sensitivities of each of said operational performance variables to said variations of said memory cell circuit parameters within said full set of devices; and
- comparing said sensitivities for each of said operational performance variables to a threshold criteria to select said associated subsets of parameters as those parameters for which an associated operational performance variable has a higher sensitivity.
3. The method of claim 2, further comprising performing said multiple statistical analyses, said computing and comparing on multiple cell designs of differing order and further comprising selecting one or more of said multiple cell designs for further analysis by determining which of said multiple cell designs have lower values of said sensitivities.
4. The method of claim 1, further comprising performing said selecting, determining, simulating and computing on multiple cell designs of differing order and further comprising selecting one or more of said multiple cell designs for further analysis by determining which of said multiple cell designs have lower values of said sensitivities.
5. The method of claim 1, further comprising adjusting one or values within associated subsets in conformity with a result of said computing for each of said operational performance variables, whereby design of said memory cell is improved.
6. The method of claim 1, further comprising:
- eliminating one or more parameters from one or more of said subsets in conformity with a result of said computing; and
- repeating said determining, simulating and computing, wherein said repetition is performed on said one or more subsets having a reduced number of parameters.
7. The method of claim 1, wherein said plurality of performance variables includes write stability and read stability, and wherein said simulating simulates said memory cell for each of write stability, write delay, read stability and read delay over said associated subset.
8. A workstation computer system comprising a processor for executing program instructions and a memory coupled to said processor for storing program instructions, said program instructions including program instructions for altering design parameters of a memory cell, said program instructions comprising program instructions for:
- selecting particular associated subsets of memory cell circuit parameters for each of a plurality of operational performance variables;
- determining statistics for each memory cell circuit parameter within said unique subsets for simulation;
- statistically simulating each of said operational performance variables over systematic variations of each memory cell circuit parameter in said associated subset for each simulated operational performance variable;
- computing sensitivities of each of said operational performance variables to said variations of said memory cell circuit parameters within said associated subset.
9. The workstation computer system of claim 8, wherein said program instructions for selecting further comprise program instructions for:
- performing multiple statistical analyses of a full set of devices within said memory cell over variations of circuit parameters for said full set of devices;
- computing sensitivities of each of said operational performance variables to said variations of said memory cell circuit parameters within said full set of devices; and
- comparing said sensitivities for each of said operational performance variables to a threshold criteria to select said associated subsets of parameters as those parameters for which an associated operational performance variable has a higher sensitivity.
10. The workstation computer system of claim 9, wherein said program instructions for performing said multiple statistical analyses, said computing and comparing are executed for multiple cell designs of differing order and further comprising program instructions for selecting one or more of said multiple cell designs for further analysis by determining which of said multiple cell designs have lower values of said sensitivities.
11. The workstation computer system of claim 8, wherein said program instructions for selecting, determining, simulating and computing are executed for multiple cell designs of differing order and further comprising program instructions for selecting one or more of said multiple cell designs for further analysis by determining which of said multiple cell designs have lower values of said sensitivities.
12. The workstation computer system of claim 8, further comprising program instructions for adjusting one or values within associated subsets in conformity with a result of said computing for each of said operational performance variables, whereby design of said memory cell is improved.
13. The workstation computer system of claim 8, further comprising program instructions for:
- eliminating one or more parameters from one or more of said subsets in conformity with a result of said computing; and
- repeatedly executing said program instructions for determining, simulating and computing, wherein said repetition is performed on said one or more subsets having a reduced number of parameters.
14. The workstation computer system of claim 8, wherein said plurality of performance variables includes write stability and read stability, and wherein said program instructions for simulating simulate said memory cell for each of write stability, write delay, read stability and read delay over said associated subset.
15. A computer program product comprising media encoding program instructions for execution on a workstation computer, said program instructions for altering design parameters of a memory cell, said program instructions comprising program instructions for:
- selecting particular associated subsets of memory cell circuit parameters for each of a plurality of operational performance variables;
- determining statistics for each memory cell circuit parameter within said unique subsets for simulation;
- statistically simulating each of said operational performance variables over systematic variations of each memory cell circuit parameter in said associated subset for each simulated operational performance variable;
- computing sensitivities of each of said operational performance variables to said variations of said memory cell circuit parameters within said associated subset.
16. The computer program product of claim 15, wherein said program instructions for selecting further comprise program instructions for:
- performing multiple statistical analyses of a full set of devices within said memory cell over variations of circuit parameters for said full set of devices;
- computing sensitivities of each of said operational performance variables to said variations of said memory cell circuit parameters within said full set of devices; and
- comparing said sensitivities for each of said operational performance variables to a threshold criteria to select said associated subsets of parameters as those parameters for which an associated operational performance variable has a higher sensitivity.
17. The computer program product of claim 16, wherein said program instructions for performing said multiple statistical analyses, said computing and comparing are executed for multiple cell designs of differing order and further comprising program instructions for selecting one or more of said multiple cell designs for further analysis by determining which of said multiple cell designs have lower values of said sensitivities.
18. The computer program product of claim 15, wherein said program instructions for selecting, determining, simulating and computing are executed for multiple cell designs of differing order and further comprising program instructions for selecting one or more of said multiple cell designs for further analysis by determining which of said multiple cell designs have lower values of said sensitivities.
19. The computer program product of claim 15, further comprising program instructions for adjusting one or values within associated subsets in conformity with a result of said computing for each of said operational performance variables, whereby design of said memory cell is improved.
20. The computer program product of claim 15, further comprising program instructions for:
- eliminating one or more parameters from one or more of said subsets in conformity with a result of said computing; and
- repeatedly executing said program instructions for determining, simulating and computing, wherein said repetition is performed on said one or more subsets having a reduced number of parameters.
Type: Application
Filed: Mar 10, 2005
Publication Date: Sep 14, 2006
Inventors: Rajiv Joshi (Yorktown Heights, NY), Anirudh Devgan (Austin, TX)
Application Number: 11/077,313
International Classification: G11C 29/00 (20060101);