MULTIPLE OXIDE THICKNESSES FOR MERGED MEMORY AND LOGIC APPLICATIONS
Structures are provided for multiple oxide thicknesses on a single silicon wafer. In particular, structures are provided for multiple gate oxide thicknesses on a single chip. The chip can include circuitry including but not limited to the memory and logic technologies. These structures for multiple oxide thickness on a single silicon wafer can be used in conjunction with existing fabrication and processing techniques with minimal or no added complexity. One structure includes a top layer of SiO2 on a top surface of a silicon wafer and a trench layer of SiO2 on a trench wall of the silicon wafer. The trench wall of the silicon wafer has a different order plane-orientation than the top surface. The thickness of the top layer is different from a thickness of the trench layer.
Latest Patents:
This application is a Divisional of U.S. application Ser. No. 10/929,281, filed Aug. 30, 2004, which is a Divisional of U.S. application Ser. No. 10/140,296, filed May 6, 2002, now U.S. Pat. No. 6,800,927, which is a Divisional of U.S. application Ser. No. 09/386,185, filed Aug. 31, 1999, now U.S. Pat. No. 6,383,871, all of which are incorporated herein by reference.
FIELD OF THE INVENTIONThe present invention relates generally to integrated circuits. In particular, the present invention relates to a method and structure for oxide thicknesses on Metal Oxide Semiconductor Field Effect Transistor (MOSFET) technology for merged memory and logic applications.
BACKGROUND OF THE INVENTIONTypically, memory, e.g., Dynamic Random Access Memory (DRAM), and logic technologies have evolved along separate but parallel paths. In memory technology, for any particular lithography and power supply voltage level generation, the gate oxide thickness is limited by thin oxide reliability due to the stress of voltage boosted word lines. In contrast, for logic technology, thinner gate oxide thicknesses are generally the standard because of the need for high transconductance at lower internal operating voltages. Therefore, efforts to merge the technologies of memory and logic onto a single chip to create a “system on a chip” or other high function memory thus create a dilemma. That is, one is faced with the design choice of either (1) compromising the gate oxide thickness for one and/or both types of devices or (2) assuming the litany of complexities and expenses associated with the growing of two separate types of gate oxides on a single chip.
One current approach has been proposed that does provide a method of fabrication which allows for the scalable gate oxide thicknesses by either implanting Ar+ or N+ into a substrate prior to oxidation or implanting O+ into the substrate after gate deposition. While this approach does facilitate gate oxide scalability when compared to conventional process integration, this technique does not provide a total solution since additional steps as well as expensive process tools are required. Accordingly, more advanced methods are still needed for providing multiple gate oxide thicknesses on a single chip. Desirably these more advanced methods will use existing MOSFET and DRAM processing techniques, thus avoiding any additional complexity in the wafer fabrication process. For these and other reasons there is a need for the present invention.
BRIEF DESCRIPTION OF THE DRAWINGS
In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention.
The terms wafer and substrate used in the following description include any structure having an exposed surface with which to form the integrated circuit (IC) structure of the invention. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to include semiconductors, and the term insulator is defined to include any material that is less electrically conductive than the materials referred to as conductors. Moreover, the term forming is understood to include growing through thermal oxidation, as is known in the art. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
In particular, an illustrative embodiment of the present invention includes a method for forming a semiconductor device. The method includes forming a top layer of SiO2 on a top surface of a silicon wafer. A trench layer of SiO2 is also formed on a trench wall of the silicon wafer. Additionally, the trench wall of the silicon wafer has a different order plane-orientation than the top surface. The formation of the top and trench layer of SiO2 is such that a thickness of the top layer is different from a thickness of the trench layer.
Another embodiment of the present invention includes a method for forming a semiconductor device. This method includes forming a top surface of a silicon wafer with a top crystalline plane orientation. A trench is also formed in the silicon wafer such that a trench wall has a different crystalline plane orientation than the top crystalline plane orientation of the top surface. Moreover, a top oxide layer is thermally grown on the top surface while a trench oxide layer is simultaneously thermally grown on the trench wall during a linear growth period. These two oxide layers are formed such that the top oxide layer has a different thickness than the trench oxide layer.
An alternate method embodiment of the present invention includes forming a DRAM. The method includes forming a top layer of SiO2 on a top surface of a silicon wafer in which the top surface has a (100) crystal plane and a top thickness. Additionally, a trench layer of SiO2 is formed on a trench wall of the silicon wafer. This trench wall has a (110) crystal plane. Moreover, the trench layer has a trench thickness that is different from the top thickness of the top surface of the silicon wafer.
Another method embodiment of the present invention includes forming a semiconductor device. The method includes forming a trench in a silicon wafer. In particular, the silicon wafer has a top surface that has a (100) crystal plane. Moreover, the trench has a trench wall that has a (110) crystal plane. The method also includes simultaneously thermally oxidizing the top surface to a top thickness while oxidizing the trench wall to a trench thickness that is different from the top thickness.
An additional method embodiment of the present invention includes forming a DRAM. This method includes forming a top device on a top surface of a silicon wafer. In particular the top surface has a (100) crystal plane and the top device includes a top gate separated from the (100) crystal plane by a top gate oxide. Moreover, the method includes the formation of a second device on a trench surface in the silicon wafer with the trench surface having a (110) crystal plane. The second device includes a second gate separated from the (110) crystal plane by a second gate oxide. Additionally, formation of the devices is such that a thickness of the top gate oxide is different from a thickness of the second gate oxide.
Another embodiment of the present invention includes a method for forming a stacked capacitor DRAM cell. This method includes forming a top device on a top surface of a silicon wafer. In particular, the top surface has a (100) crystal plane, and the top device includes a top gate separated from the (100) crystal plane by a top gate oxide. The method also includes the formation of a trench in the silicon wafer such that a trench wall of the trench has a (110) crystal plane. A second device is also formed on the trench wall of the trench in which the second device includes a second gate separated from the (110) crystal plane by a second gate oxide. Moreover, the formation of these devices is such that the top gate oxide has a thickness which is different from a thickness of the second gate oxide.
Another method embodiment of the present invention includes forming a Non-Volatile Random Access Memory (NVRAM) device. This method includes forming a top layer of SiO2 on a top surface of a silicon wafer. The top surface has a (111) crystal plane orientation, and the top layer has a top thickness. Additionally, a trench layer of SiO2 is formed on a trench wall of the silicon wafer. The trench wall has a (110) crystal plane orientation. Furthermore, the formation of the layers is such that the trench layer has a trench thickness that is different from the top thickness of the top layer.
An alternate method embodiment of the present invention includes forming a flash memory device. The method includes forming a top surface of a silicon wafer with a (111) crystalline plane orientation. A trench in the silicon wafer is also formed in which a trench wall has a (110) crystalline plane orientation. Additionally, a formation of a top oxide layer on the top surface occurs simultaneously with the formation of a trench oxide layer on the trench wall during a linear growth period. Moreover, the formation of the layers is such that the top oxide layer has a different thickness than the trench oxide layer.
A method embodiment of the present invention includes forming a CMOS logic circuit. The method includes forming a top layer of SiO2 on a top surface of a silicon wafer. The top surface has a (111) crystalline orientation, and the top layer has a top thickness. Additionally, a trench layer of SiO2 is formed on a trench wall of the silicon wafer. The trench wall has a (110) crystalline orientation and the trench layer has a trench thickness that is different from the top thickness of the top layer.
Another method embodiment of the present invention includes forming a semiconductor device. In particular, this method includes forming a top layer of SiO2 on a top surface of a silicon wafer. The top surface has a (110) crystalline plane orientation, and the top layer has a top thickness. Moreover, a trench layer of SiO2 is formed on a trench wall of the silicon wafer. The trench wall has a (311) surface, and the trench layer has a trench thickness that is different from the top thickness of the top layer. Additionally, the formation of the layers of SiO2 is such that the layers are formed simultaneously during a linear growth period.
An alternate method embodiment of the present invention includes forming a semiconductor device. The method includes forming a top surface of a silicon wafer in which the top surface has a (110) crystalline plane orientation. Additionally, a trench is formed in the silicon wafer, such that a trench wall has a (511) crystalline plane orientation. The method also includes the thermally growth simultaneously of a top oxide layer on the top surface and a trench oxide layer on the trench wall, during a linear growth period, wherein the top oxide layer has a different thickness than the trench oxide layer.
Another method embodiment of the present invention includes forming a programmable logic array. The method includes forming a logic device on a top surface of a silicon wafer in which the top surface has a (100) crystal plane. The logic device includes a logic gate separated from the top surface by a logic gate oxide. The method also includes forming an Electronically Erasable Programmable Read Only Memory (EEPROM) device on a trench wall of the silicon wafer. The trench wall has a different order plane-orientation than the top surface, and the EEPROM device includes an EEPROM gate separated from the trench wall by an EEPROM gate oxide. In one embodiment, the EEPROM gate includes a floating gate for the EEPROM device. Additionally, the logic gate oxide has a thickness which is different from a thickness of the EEPROM gate oxide.
An apparatus embodiment of the present invention includes a semiconductor device. The semiconductor device includes a top device formed on a top surface of a silicon wafer. The top surface has a (110) crystal plane, and the top device has a top gate separated from the (110) crystal plane by a top gate oxide. Moreover, the semiconductor device includes a trench device formed on a trench wall of the silicon wafer. In particular, the trench wall has a (100) crystal plane, and the trench device has a trench gate separated from the trench wall by a trench gate oxide in which a thickness of the top gate oxide is different from a thickness of the trench gate oxide.
Another apparatus embodiment of the present invention includes a DRAM. The DRAM includes a top oxide layer formed on a top surface of a silicon wafer. The top surface has a (110) crystalline orientation, and the top oxide layer has a top oxide thickness. Moreover, the DRAM includes a trench oxide layer formed on a trench wall of the silicon wafer in which the trench wall has a (100) crystalline orientation. Additionally, the trench oxide layer has a trench oxide thickness that is different from the top oxide thickness.
An alternative apparatus embodiment of the present invention includes a semiconductor device. The semiconductor device includes a top surface of a silicon wafer. The top surface has a (110) surface. Moreover, the semiconductor device includes a trench wall in the silicon wafer in which the trench wall has a (511) surface. The semiconductor also includes a top oxide layer on the top surface as well as a trench oxide layer on the trench wall. In particular, the top oxide layer and the trench oxide layer are thermally grown simultaneously during a linear growth period, wherein the top oxide layer has a different thickness than the trench oxide layer.
Another apparatus embodiment of the present invention includes a flash memory device. The flash memory device includes a logic device formed on a top surface of a silicon wafer. The top surface has a (111) crystal plane orientation, and the logic device has a logic gate separated from the top surface by a logic gate oxide. The flash memory device also includes a flash memory cell formed on a trench wall of the silicon wafer, wherein the trench wall has a (110) crystal plane orientation. In particular, the flash memory cell has a flash gate separated from the trench wall by a flash gate oxide, wherein a thickness of the logic gate oxide is different from a thickness of the flash gate oxide.
An alternative apparatus embodiment of the present invention includes a semiconductor device. The semiconductor device includes a top layer of SiO2 on a top surface of a silicon wafer. Additionally, the semiconductor device includes a trench layer of SiO2 on a trench wall of the silicon wafer. In particular, the trench wall has a different order plane-orientation than the top surface, and the top layer has a different thickness than the trench layer.
An additional apparatus embodiment of the present invention includes a programmable logic array. The programmable logic array includes a logic device formed on a top surface of a silicon wafer in which the top surface has a (110) crystal plane orientation. Additionally, the logic device has a logic gate separated from the top surface by a logic gate oxide. The programmable logic array also includes an Electronically Erasable Programmable Read Only Memory (EEPROM) device formed on a trench wall of the silicon wafer. The EEPROM device has an EEPROM gate separated from the trench wall by an EEPROM gate oxide. Moreover, the trench wall has a different order plane-orientation than top surface, and a thickness of the logic gate oxide is different from a thickness of the EEPROM gate oxide.
Another apparatus embodiment of the present invention includes an electronic system. The electronic system includes a processor as well as an integrated circuit coupled to the processor. The integrated circuit includes a top device formed on a top surface of a silicon wafer in which the top surface has a (110) crystal plane orientation, and the top device has a top gate separated from the top surface by a top gate oxide. The integrated circuit of the electronic system also includes a trench device formed on a trench wall of the silicon wafer. The trench wall has a (100) crystal plane orientation, and the trench device has a trench gate separated from the trench wall by a trench gate oxide. Moreover, a thickness of the top gate oxide is different from a thickness of the trench gate oxide, and the top gate oxide and the trench gate oxide are thermally grown simultaneously during a linear growth period.
An alternative apparatus embodiment of the present invention includes an electronic system. The electronic system includes a processor as well as a flash memory device. The flash memory device includes a logic device formed on a top surface of a silicon wafer. The top surface has a (111) crystal plane orientation, and the logic device has a logic gate separated from the top surface by a logic gate oxide. The flash memory device of the electronic system also includes a flash memory cell formed on a trench wall of the silicon wafer in which the trench wall has a (110) crystal plane orientation. The flash memory cell has a flash gate separated from the trench wall by a flash gate oxide. In one embodiment, the flash gate includes a floating gate for the flash memory cell. Additionally, a thickness of the flash gate oxide is different from the logic gate oxide.
Another apparatus embodiment of the present invention includes an electronic system. The electronic system includes a processor as well as a decode circuit. The decode circuit includes a logic circuit formed on a top surface of a silicon wafer in which the top layer has a (110) crystal plane orientation. Additionally, the logic circuit has a logic gate separated from the top layer by a logic gate oxide. The decode circuit of the electronic system includes an EEPROM device formed on a trench wall of the silicon wafer. The EEPROM device has an EEPROM gate separated from the trench wall by an EEPROM gate oxide in which the trench wall has a different order plane-orientation than top surface. Moreover, a thickness of the EEPROM gate oxide is different from a thickness of the logic gate oxide.
In one embodiment, the top layer of SiO2 140 is formed on the top surface 120 through dry oxidization at a temperature of approximately 800° C. In an alternative embodiment, the top layer of SiO2 140 is formed on the top surface 120 through wet oxidization at a temperature of approximately 800° C. One of ordinary skill in the art will understand other method embodiments suitable to form the top layer of SiO2 140 according to the teachings of the present invention.
According to the teachings of the present invention, the trench layer of SiO2 150 is formed in a same linear growth period with the top layer of SiO2 140. Based upon the specific crystalline plane orientations chosen for the top surface 120 and the trench wall 160, the top layer of SiO2 140 will have a resultant or end thickness which is different from the trench layer of SiO2 150 formed in a same amount of time. Thus, according to the teachings of the present invention, the thickness (tTOP) of the top layer of SiO2 140 is different from a thickness (tTR) of the trench layer of SiO2 150. As explained above in connection with
In one embodiment, the formation of the top layer of SiO2 140 and the trench layer of SiO2 150 is such that the thickness (tTR) of the trench layer of SiO2 150 is greater than the thickness (tTOP) of the top layer of SiO2 140. For example, according to the teachings of the present invention, when the top surface 120 is formed with a (100) crystalline plane orientation and the trench wall 160 is formed with a (110) crystalline plane orientation, tTR>tTOP. In an alternative embodiment, the formation of the top layer of SiO2 140 and the trench layer of SiO2 150 is such that the thickness (tTR) of the trench layer of SiO2 150 is less than the thickness (tTOP) of the top layer of SiO2 140; all dependent on the chosen crystalline plane orientation for the top surface 120 and the trench wall 160. In another embodiment, the formation of the top layer of SiO2 140 and the trench layer of SiO2 150 is such that the thickness (tTR) of the trench layer of SiO2 150 is approximately 30% thicker than the thickness (tTOP) of the top layer of SiO2 140. In another embodiment, the thickness (tTR) of the trench layer of SiO2 150 is approximately 100 Angstroms. In one embodiment, the trench layer of SiO2 150 is a gate oxide of a DRAM cell, which is adapted for use with a DRAM cell having an operating voltage of less than 3.5 volts.
In one embodiment of formation, the trench layer of SiO2 150 is formed on the trench wall 160 through dry oxidization at a temperature of approximately 800° C. In an alternative embodiment, the trench layer of SiO2 150 is formed on the trench wall 160 through wet oxidization at a temperature of approximately 800° C. One of ordinary skill in the art will understand other method embodiments suitable to form the trench layer of SiO2 150 according to the teachings of the present invention.
As illustrated in
In one embodiment, the crystalline plane orientations of the top surface 310 and the trench wall 340 are such that the thickness (tTR) of the trench oxide layer 360 is greater than the thickness (tTOP) of the top oxide layer 350 when formed in a linear time period. In another embodiment, the crystalline plane orientation of the top surface 310 and the trench wall 340 are such that the thickness (tTR) of the trench oxide layer 360 is approximately 30% greater than the thickness (tTOP) of the top oxide layer 350 when formed in a linear time period. In one embodiment, the thickness (tTOP) of the top oxide layer 350 is approximately 70 Angstroms. In one embodiment, the thickness (tTR) of the trench oxide layer 360 is approximately 100 Angstroms.
In one embodiment, the crystalline plane orientation of the trench wall 340 is such that when the trench oxide layer 360 is formed in the linear time period the resulting oxide thickness is suitable for forming a gate oxide of a DRAM cell. In one embodiment, the trench oxide layer 360 is suitably formed to serve as a gate oxide of a DRAM cell having an operating voltage of less than 3.5 volts.
In one embodiment of formation, the top oxide layer 350 and the trench oxide layer 360 are grown on the top surface 310 and the trench wall 340, respectively, through dry oxidization at a temperature of approximately 800° C. In an alternative embodiment, the top oxide layer 350 and the trench oxide layer 360 are grown on the top surface 310 and the trench wall 340, respectively, through wet oxidization at a temperature of approximately 800° C. One of ordinary skill in the art will understand other method embodiments suitable to form the top oxide layer 350 and the trench oxide layer 360 according to the teachings of the present invention.
A trench device 480 is formed on a trench wall 470 of a trench 430 in the silicon wafer 410. The trench device 480 includes forming a trench gate oxide 495, according to the teachings of the present invention, over a linear time period on the trench wall 470. In one embodiment, the trench gate oxide 495 is grown on the trench wall 470 by thermal oxidation, as is known in the art. Moreover, a trench gate 490 is formed on the trench gate oxide 495. One of ordinary skill in the art will understand upon reading this disclosure the manner in which masking and etching techniques can be employed to form such a trench device. In one embodiment, the thickness (tTOP) of the top gate oxide 460 is different from a thickness (tTR) of the trench gate oxide 495. In one embodiment, the trench device 480 is a DRAM cell. In another embodiment, the top gate oxide 460 and the trench gate oxide 495 are formed simultaneously during a linear growth period (i.e., the oxide is formed over the same length of time). In one embodiment, the thickness (tTR) of the trench gate oxide 495 is thicker than the thickness (tTOP) of the top gate oxide 460. For example, according to the teachings of the present invention, when the top surface 420 is formed with a crystalline plane orientation of (100) and the trench wall 470 is formed with a crystalline plane orientation of (110), tTR>tTop. In one embodiment, the thickness (tTR) of the trench gate oxide 495 is approximately 30% thicker than the thickness (tTOP) of the top gate oxide 460. In one embodiment, the thickness (tTR) of the trench gate oxide 495 is approximately 100 Angstroms. In one embodiment, the trench gate oxide 495 is formed to function in the trench device 480 operating with a voltage of less than 3.5 volts.
The semiconductor device of
According to the teachings of the present invention, a thickness (tTOP) of the top gate oxide 550 is different from a thickness (tTR) of the trench gate oxide 590. In one embodiment, the top gate oxide 550 and the trench gate oxide 590 are such that the thickness (tTR) of the trench gate oxide 590 is thicker than the thickness (tTOP) of the top gate oxide 550. In another embodiment, the thickness (tTR) of the trench gate oxide 590 is approximately 30% thicker than the thickness (tTOP) of the top gate oxide 550. In another embodiment, the thickness (tTOP) of the top gate oxide 550 is approximately 70 Angstroms. In another embodiment, the thickness (tTR) of the trench gate oxide 590 is approximately 100 Angstroms.
In one embodiment, the trench device 560 is a portion of a DRAM cell. In one embodiment, the trench gate oxide 590 is formed to function with a trench device 560 having an operating voltage of less than 3.5 volts. In another embodiment, the top gate oxide 550 and the trench gate oxide 590 are thermally grown simultaneously during a linear growth period (i.e., the oxide is formed over the same length of time).
In one embodiment, the trench device 560 is an EEPROM device. In this embodiment, the trench device 560 includes a flash memory device. In one embodiment, the top device 520 is a logic device. In one embodiment, the trench device 560 is included as part of a programmable logic array.
In one embodiment, the top surfaces and trench walls illustrated and described in conjunction with
In the embodiment of
Conductive segments of a first word line 610 and a second word line 616 provide integrally formed gates for access FETs 604b and 604c. The trench layer of SiO2 150 includes the trench layer of SiO2 described and explained above in connection with
Additionally,
The vertical transistors 802a-d include an n+silicon layer formed on Silicon On Insulator (SOI) material 806 which has been formed on a silicon wafer 110 to produce a first source/drain region 808. A p− silicon layer is formed on the first source/drain region 808 to form a body region 810. Additionally, the trench devices 802a-d include an n+silicon layer formed on the p− body region 810 to produce a second source/drain region 812.
Additionally,
Additionally,
The device of
Improved methods and structures are provided for multiple oxide thickness on a single silicon wafer. In particular, improved methods and structures are provided for multiple gate oxide thickness on a single chip which includes circuitry encompassing a range of technologies. For example, this range of technologies can include but is not limited to the memory and logic technologies. Moreover, these improved methods and structures for multiple oxide thickness on a single silicon wafer can be used in conjunction with existing fabrication and processing techniques with minimal or no added complexity.
Embodiments of a method for forming a semiconductor device include forming a top layer of SiO2 (silicon dioxide) on a top surface of a silicon wafer. A trench layer of SiO2 is also formed on a trench wall of the silicon wafer. The trench wall of the silicon wafer has a different order crystal plane-orientation than the top surface. Additionally, the formation of the top and trench layers of SiO2 are such that a thickness of the top layer is different from a thickness of the trench layer.
One method of the present invention provides for forming a semiconductor device. Another method includes forming a DRAM that can include a trench capacitor or a stacked capacitor. Moreover, other embodiments provide for forming a Non-Volatile Random Access Memory (NVRAM) device, a flash memory device as well as a programmable logic array. The present invention also includes systems incorporating these different devices and circuits all formed according to the methods provided in this application.
Thus, improved methods and structures are provided for multiple oxide thickness on a single silicon wafer. In particular, improved methods and structures are provided for multiple gate oxide thickness on a single chip wherein the chip can include circuitry encompassing a range of technologies including but not limited to the memory and logic technologies. Moreover, these improved methods and structures for multiple oxide thickness on a single silicon wafer can be used in conjunction with existing fabrication and processing techniques with minimal or no added complexity.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. It is to be understood that the above description is intended to be illustrative, and not restrictive. Combinations of the above embodiments, and other embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention includes any other applications in which the above structures and fabrication methods are used. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
Claims
1. An electronic system comprising:
- a processor; and
- an integrated circuit coupled to the processor, the integrated circuit including: a top device formed on a top surface of a silicon wafer, wherein the top surface has a (110) crystal plane orientation, the top device having a top gate separated from the top surface by a top gate oxide; and a trench device formed on a trench wall of the silicon wafer, wherein the trench wall has a (100) crystal plane orientation, the trench device having a trench gate separated from the trench wall by a trench gate oxide, wherein a thickness of the top gate oxide is different from a thickness of the trench gate oxide.
2. The electronic system of claim 1, wherein the thickness of the top gate oxide is approximately 70 Angstroms.
3. The electronic system of claim 1, wherein the thickness of the trench gate oxide is approximately 100 Angstroms.
4. The electronic system of claim 1, wherein the top device has an operating voltage of less than 2.5 volts.
5. The electronic system of claim 1, wherein the trench device has an operating voltage of less than 3.5 volts.
6. A semiconductor device, comprising;
- a logic device formed on a top surface of a silicon wafer having a (111) crystal plane orientation and a top gate oxide; and
- a memory device formed on a trench wall of the silicon wafer, the trench wall having a (110) crystal plane orientation and a trench gate oxide.
7. The semiconductor device of claim 6, further comprising the trench gate oxide is different from the top gate oxide, and the top gate oxide and the trench gate oxide are formed simultaneously.
8. The semiconductor device of claim 7, wherein the top gate ox is about 70 Angstroms and the trench gate oxide is about 100 Angstroms in thickness.
9. A semiconductor device, comprising;
- a logic device formed on a top surface of a silicon wafer having a (111) crystal plane orientation and a top gate oxide; and
- a memory device formed on a trench wall of the silicon wafer, the trench wall having a (311) crystal plane orientation and a trench gate oxide.
10. The semiconductor device of claim 9, further comprising the trench gate oxide is different from the top gate oxide, and the top gate oxide and the trench gate oxide are formed simultaneously.
11. An electronic system, comprising;
- a processor; and
- an integrated circuit coupled to the processor, the integrated circuit including: a logic device formed on a top surface of a silicon wafer having a (111) crystal plane orientation and a top gate oxide; and a memory device formed on a trench wall of the silicon wafer, the trench wall having a (511) crystal plane orientation and a trench gate oxide.
12. The electronic system of claim 11, further comprising the trench gate oxide is different from the top gate oxide, and the top gate oxide and the trench gate oxide are formed simultaneously.
13. An electronic system, comprising;
- a processor; and
- an integrated circuit coupled to the processor, the integrated circuit including: a logic device formed on a top surface of a silicon wafer having a (100) crystal plane orientation and a top gate oxide; and a memory device formed on a trench wall of the silicon wafer, the trench wall having a (110) crystal plane orientation and a trench gate oxide.
14. The electronic system of claim 13, further comprising the trench gate oxide is different from the top gate oxide, and the top gate oxide and the trench gate oxide are formed simultaneously.
15. An electronic system, comprising;
- a processor; and
- a decode circuit, comprising: a logic device formed on a top surface of a silicon wafer having a (100) crystal plane orientation and a top gate oxide; and a memory device formed on a trench wall of the silicon wafer, the trench wall having a (110) crystal plane orientation and a trench gate oxide.
16. The electronic system of claim 15, further comprising the trench gate oxide is different from the top gate oxide, and the top gate oxide and the trench gate oxide are formed simultaneously.
17. An electronic system, comprising;
- a processor; and
- a decode circuit, comprising: a logic device formed on a top surface of a silicon wafer having a (100) crystal plane orientation and a top gate oxide; and a memory device formed on a trench wall of the silicon wafer, the trench wall having a (311) crystal plane orientation and a trench gate oxide.
18. The electronic system of claim 17, further comprising the trench gate oxide is different from the top gate oxide, and the top gate oxide and the trench gate oxide are formed simultaneously.
19. The electronic system of claim 17, wherein the trench gate oxide has a different thickness than the top gate oxide.
20. An electronic system, comprising;
- a processor; and
- a decode circuit, comprising: a logic device formed on a top surface of a silicon wafer having a (100) crystal plane orientation and a top gate oxide; and a memory device formed on a trench wall of the silicon wafer, the trench wall having a (511) crystal plane orientation and a trench gate oxide.
21. The electronic system of claim 20, further comprising the trench gate oxide is different from the top gate oxide, and the top gate oxide and the trench gate oxide are formed simultaneously.
22. The electronic system of claim 21, wherein the trench gate oxide is about 100 Angstroms and the top gate oxide is about 70 Angstroms.
Type: Application
Filed: Jul 17, 2006
Publication Date: Nov 2, 2006
Applicant:
Inventors: Wendell Noble (Milton, VT), Leonard Forbes (Corvallis, OR)
Application Number: 11/458,045
International Classification: H01L 29/78 (20060101);