Memory devices with buffered command address bus
Circuits and methods are provided that alleviate overloading of the command address bus and limit decreases in command address bus bandwidth to allow increased numbers of memory modules to be included in a computer system. A plurality of switches is coupled between the command address bus (which is coupled to the memory controller) and a respective plurality of memory modules. Each switch provides command address bus data only to its respective memory module. Preferably, only one switch does so at a time, limiting the loading seen by the memory controller.
Latest Micron Technology, Inc. Patents:
- Microelectronic devices and electronic systems
- Arrays of memory cells including pairs of memory cells having respective charge storage nodes between respective access lines
- Stacked light emitting diode (led) hologram display
- Integrated transistors having gate material passing through a pillar of semiconductor material, and methods of forming integrated transistors
- Apparatus with memory process feedback
This invention relates to memory modules having multiple memory devices. More particularly, this invention relates to memory modules having multiple memory devices with reduced signal loading at the devices, interface.
Computer systems are often designed to provide flexible memory resources (e.g., 512 megabytes, 1.2 gigabytes, etc.), and these memory resources can be designed with different combinations of memory modules, memory devices, or both. For example, the memory capacity of a computer system can be made up of one or more DRAM (dynamic random access memory) based memory modules. If a system's memory comprises two memory modules of equal size, each module represents half the system's memory capacity. One memory module can represent the “lower” half of the computer system's memory, and the other can represent the “upper” half. Alternatively, every other n-bytes of data can be stored in one memory module, while the remaining n-bytes of data can be stored in the other memory module.
Each memory module can include more than one rank of memory devices. Each rank of memory devices can include one or more memory devices that store data for a range of addresses in the computer system's memory and is individually selectable with a chip select signal. In addition, each DRAM-based memory device can be organized into internal banks and rows which have to be activated (or “opened”) before read or write accesses can occur. Typically, only one row (or “page”) in a particular internal bank of a DRAM-based memory device can be open at one time. However, more than one internal bank of such a memory device can be open at one time. Before another row in the same internal bank can be opened, the row currently open has to be closed. Banks and rows of DRAM-based memory devices are activated by commands received from a memory controller over a command address bus.
Inefficiencies in DRAM-based memory devices arise when successive accesses are made to different rows in the same internal bank. Such accesses cause the currently open row to be closed before a different row can be opened, thus delaying the access. One way to minimize these inefficiencies is to close a row as soon as it has been accessed rather than leaving it open. Then, no unnecessary delay (i.e., row de-activation time) is incurred when a subsequent access is to another row. However, closing rows immediately after access can still result in an unnecessary delay should the next access be to the same row (because now that same row has to be re-opened).
More than one rank of memory devices also can be open at the same time. Thus, having as many ranks of memory as possible constitute the memory resources of a computer system is advantageous because many different internal banks and rows on different memory devices (or memory modules) can be open concurrently. Accordingly, memory modules made up of multiple ranks, each of which can be accessed independently, are commonly used. Examples of memory modules that include multiple ranks are double-sided DIMMs (dual in-line memory modules), which include at least one rank of memory devices on each side of the DIMM.
Typically, the interface between memory modules and the memory controller includes a command bus, an address bus, a data bus, and other control signal lines. Because multi-rank memory modules include memory devices connected in parallel, a potentially large number of memory devices use the same signals, which can result in electrical overloading of the interface between the memory controller and the memory modules. Moreover, each rank of memory devices is individually selected with a corresponding chip select signal. Each chip select signal is also used to establish a window of time during which signals on the command bus and the address bus (hereinafter referred to as the “command address bus”) are valid. As the number of ranks of memory devices in a computer system increases, more time may be needed to ensure that signal degradation of chip select signals and signals on the command address bus does not affect operation of the memory modules.
One approach to alleviating overloaded interface connections between parallel-connected memory devices is to provide duplicate signals from the memory controller to each device. Although this alleviates overloading of connections, duplication is not an economical solution for the large number of connections between a memory controller and each memory module because the memory controller will require more external pins.
Another approach to alleviating overloaded memory interface connections is to buffer the command address bus between the memory controller and the memory modules. However, buffering on the memory module is expensive and requires an extra clock of latency.
Yet another approach to minimizing the effects of an overloaded command address bus (and to maximizing the number of memory modules connectable to a memory controller) is to present the address to the memory two clock cycles in a row, with the chip select signal inactive for the first cycle and active for the second cycle. This provides an extra clock cycle of setup time to the memory devices. The chip select signal still runs in the same manner (i.e., active for only one clock cycle), but the chip select signal is only driven to one module (or rank), so loading is not a problem. This solution is called “2T” addressing. However, 2T addressing diminishes command address bus bandwidth because for every command issued to the memory devices, an extra clock cycle is required. Therefore, for memory devices that can accept signals from a command address bus at maximum speed, 2T addressing reduces memory bandwidth.
In view of the foregoing, it would be desirable to be able to increase the number of memory modules and the number of ranks of memory devices connectable to a memory controller by alleviating the overloading of the command address bus while limiting any decrease in command address bus bandwidth.
SUMMARY OF THE INVENTIONIt is an object of this invention to increase the number of memory modules and the number of ranks of memory devices connectable to a memory controller by alleviating the overloading of the command address bus while limiting any decrease in command address bus bandwidth.
In accordance with the invention, switches are provided between a memory controller and the memory modules. The switches isolate the command address bus from the memory modules. The command address bus is coupled to the memory controller and the switches. The memory controller also provides preferably multiple copies of chip select signals that can be used to enable/disable the switches. The switches can be advantageously implemented either on the memory modules or elsewhere between the memory modules and memory controller. The signal propagation delay through the switches is insignificant compared to the extra clock cycle required by buffering or 2T addressing.
BRIEF DESCRIPTION OF THE DRAWINGSThe above and other objects and advantages of the invention will be apparent upon consideration of the following detailed description, taken in conjunction with the accompanying drawings, in which like reference characters refer to like parts throughout, and in which:
SDRAM-based memory modules (including DDR (double data rate) SDRAM-based devices) and other types of memory modules that have multiple ranks advantageously can increase memory access throughput by having many activated internal banks and rows in each rank. Memory access schemes are known and can be developed that take advantage of this parallel activation of more than one rank of memory devices.
However, because a high number of ranks of memory devices can result in signal degradation on the command address bus shared between these ranks, the command address bus is advantageously connected to switches between the memory controller and the memory modules in accordance with the invention. The switches electrically isolate the command address bus from the ranks of memory devices. Each rank can be individually selected using a corresponding chip select signal, which also can be used to control the switches. Electrical overloading of the command address bus is reduced because the command address bus is preferably driven to one rank of memory devices at a time.
Switches 404, 406, 408, and 410 isolate portions of the command address bus (i.e., buses 412, 414, 416, 418, 5 and-420) from memory controller 402. Advantageously, command address bus 412 is loaded with only one of DIMMs 422, 424, 426, and 428 at a same time because only one of switches 404, 406, 408, and 410 is preferably turned on at a time. Switches 404, 406, 408, and 410 are controlled by chip select signal CS1, chip select signal CS2, chip select signal CS3, and chip select signal CS4, respectively, each of which is used to select one rank of memory devices. The chip select signals are not shared among ranks, thus it is not necessary for these signals to be isolated using the is same scheme as the command address bus. The chip select signals can be used to drive switches 404, 406, 408, and 410 and DIMMs 422, 424, 426, and 428. Alternatively, the memory controller can provide extra copies of the chip select signals such that one copy is used to control the switches, and the other copy is used to control the DIMMs.
Using switches to isolate the command address bus from each rank of memory devices can introduce a delay between the chip select signal for each rank and signals on the command address bus. But this delay is insignificant compared to the loss of command address bus bandwidth that occurs with 2T addressing. Furthermore, this delay can be compensated for by sending the command address bus signals early or by delaying any strobe or clock signal indicating valid data received from the memory modules.
If DIMMs having more than one rank of memory devices are used, each rank of memory devices still shares the same command address bus if the switches used to isolate the command bus are not located on the DIMMs. When switches are used to couple the command address bus to the DIMMs, the command address bus to a particular DIMM (e.g., bus 414, 416, 418, or 420) is driven only when a rank of memory devices on that DIMM is being selected by its corresponding chip select signal. Thus, when more than one rank of memory devices is present on a DIMM (e.g., double-sided DIMMs), the command address bus has to be driven when either one of the ranks of memory devices is selected by its corresponding chip select signal. In an alternative embodiment, if the switches are implemented on the DIMMs and there is more than one rank of memory devices on a DIMM, the DIMM can include switches to isolate the command address bus for each rank of memory devices, thus eliminating the requirement that the command address bus be shared between two ranks of memory devices.
In an embodiment of the invention, the memory controller provides a switch select signal to drive the switch for each memory module, wherein the signal is configured to enable (i.e., close) the switch when either one of the ranks on the memory modules has been selected. This allows the controller to turn the switches on or off independent of the chip select signals, which is advantageous if the switches are noisy or require settling time when activated or de-activated. The timing of the switch select signal can be based on the chip select signals, but does not have to be exactly the same. For example, timing diagram 600 of
Other embodiments of the invention can include circuitry to combine more than two chip select signals if mote than two ranks are present on each memory module. Or, a memory controller can be configured to provide switch control signals that indicate the presence of more than two ranks on one memory module.
When switches for one rank of memory devices are turned off and another set of switches are turned on, settling time may be required between turning off the first set of switches and turning on the second set of switches. If no settling time is provided, erroneous signaling of commands may result.
Timing diagram 700 of
Timing diagram 800 of
In view of the turnaround time required to settle the command address bus between accesses to different ranks of memory devices, it can be advantageous to schedule together as many commands to one rank of memory devices as possible, without intervening commands to a different rank. One limitation on scheduling commands is the delay required between a bank activation command and bank read/write command. While the bank read/write command can be issued on the command address bus immediately after a bank activation command, the memory device cannot respond to a read/write command if such a command is issued before it is ready. In DRAM devices, the time required between the activation and read/write commands is the tRCD (RAS-to-CAS delay) parameter. One way to do this is by using “posted CAS accesses,” which are available for at least DDRII (Double Data Rate II) DRAM devices. In posted CAS accesses, the read/write command to a particular bank (in a rank) can be delayed at the memory device internally after the receipt of the read/write command with the use of a buffer inside the memory device that holds the read/write commands until the memory device is ready to respond.
Timing diagram 900 of
In accordance with the invention, the number of ranks used in a computer system can be increased by using switches to limit the loading of the command address bus seen by the memory controller. The switches advantageously limit loading of the command address bus by effectively driving command address bus signals only to memory devices of a selected rank. Embodiments of the invention are not limited to SDRAM-based devices, and may include other types of memory devices that are configured to share a single command address bus, wherein overloading of the command address bus can be alleviated by using switches in accordance with the invention.
Thus it is seen that the number of memory modules and the number of ranks of memory devices connectable to a memory controller can be increased by providing switches that isolate the command address bus from the memory modules. One skilled in the art will appreciate that the invention can be practiced by other than the described embodiments, which are presented for purposes of illustration and not of limitation, and the invention is limited only by the claims which follow.
Claims
1-36. (canceled)
37. A memory system comprising:
- a memory controller coupled to a first and a second bus switch, wherein: said memory controller provides command address bus signals to said first and second bus switches, said memory controller provides a first chip select signal to said first bus switch and a second chip select signal to said second bus switch, and each of said first and second bus switches has an ON state and an OFF state, only one of said first and second switches being in the ON state at a time, wherein said first and second bus switches are selected to be in the ON state respectively by said first and second chip select signals; and
- a first dual in-line memory module coupled to said command address bus signals via said first switch and a second dual in-line memory module coupled to said command address bus signals via said second switch, wherein: when a respective one of said first and second switch is in the ON state, said respective one of said first and second switches provides the command address bus signals to a respective one of said first and second dual in-line memory modules, and when a respective one of said first and second switch is in the OFF state, said respective one of said first and second switches isolates the command address bus signals from a respective one of said first and second dual in-line memory modules.
38. The memory system of claim 37, wherein said memory controller provides at least one of said first and second chip select signals to a respective one of said first and second dual in-line memory modules.
39. The memory system of claim 38, wherein the respective one of the first and second dual in-line memory modules performs a function only when selected by the one of the first and second select signals.
40. The memory system of claim 37, wherein each of said first and second switches comprises a field effect transistor.
41. The memory system of claim 37, wherein each of said first and second dual in-line memory modules comprises double data rate memory circuitry.
42. The memory system of claim 37, wherein each of the. First and second dual in-line memory modules comprises a plurality of ranks of memory devices.
43. The memory system of claim 42, wherein one of said first and second switches is selected to be in the ON state when a respective one of said first and second select signals corresponds to any one of said ranks of memory devices in said respective one of said first and second dual in-line memory modules.
44. A memory system comprising:
- a memory module comprising a plurality of ranks of memory devices; and
- a bus switch coupled to said memory module, wherein: said bus switch receives a command address bus from a memory controller and an output enable signal from a logic gate, said logic gate combining a plurality of chip select signals, said bus switch provides said command address bus to said memory module when said output enable signal is in a first state, and said bus switch isolates the command address bus from said memory module when said output enable signal is in a second state.
45. The memory system of claim 44, wherein said output enable signal is placed in said first state when any one of said plurality of ranks of memory devices is selected by any one of said plurality of chip select signals.
46. The memory system of claim 44, wherein said memory controller provides a switch select signal to said bus switch, wherein said switch select signal controls the output of said bus switch independently from said output enable signal.
47. The memory system of claim 46, wherein said switch select signal control comprises enabling the bus switch to provide said command address bus to said memory module and isolating said command address bus from said memory module.
48. The memory system of claim 46, wherein each of said switch select signal and said output enable signal is provided to said bus switch substantially at the same time.
49. The memory system of claim 46, further comprising logic circuitry for combining said switch select signal with another switch select signal.
50. The memory system of claim 44, wherein said memory module comprises double data rate memory circuitry.
51. A computer system comprising:
- a central processing unit comprising a memory interface, wherein said memory interface comprises command address bus signals;
- a memory controller coupled to said central processing unit via said memory interface;
- a plurality of memory modules; and
- a plurality of switching circuits respectively coupled to each of said plurality of memory modules and to said command address bus signals, wherein: each of said switching circuits receives said command address bus signals and a chip select signal, said chip select signal indicating selection of a corresponding one of said memory modules for coupling to said memory interface; and each of said switching circuits outputs said command address bus signals to said corresponding one of said memory modules when said corresponding chip select signal indicates selection of said corresponding one of said memory modules for coupling to said memory interface.
52. The computer system of claim 51, wherein at least one of said memory modules comprises a plurality of memory ranks, wherein:
- said switching circuits are respectively coupled to each of said plurality of memory ranks on said one of said memory modules; and
- said chip select signal further indicates selection of a corresponding one of said memory ranks on said one of said memory modules for output of said command address bus signals to said corresponding one of said memory ranks.
53. The computer system of claim 51 further comprising:
- a cache coupled to said central processing unit via said memory interface; and
- a boot memory coupled to said memory controller, wherein said memory controller couples said memory interface to said boot memory.
54. The computer system of claim 51 further comprising a peripheral component interconnect bus, wherein said peripheral component interconnect bus couples said memory controller to a plurality of peripheral components.
55. The computer system of claim 54, wherein one of said plurality of peripheral components is a network controller or a video controller.
56. The computer system of claim 54, one of said peripheral components comprises a bridge for coupling said memory controller to a plurality of I/O devices.
57. The computer system of claim 56, wherein one of said plurality of I/O devices comprises a modem circuit.
58. The computer system of claim 56, wherein at least one of said plurality of memory modules comprises double data rate memory circuitry.
59. The computer system of claim 56, wherein said memory controller includes said switching circuits.
60. The computer system of claim 15, wherein at least one of said memory modules includes said switching circuits.
61. A computer system comprising:
- a central processing unit; a memory controller coupled to said central processing unit;
- a command address bus coupled to said memory controller;
- a plurality of double data rate memory modules each of modules comprising a plurality of memory ranks, each rank comprising: a memory array, a row decoder, and a column decoder;
- a plurality of switches, each switch coupled between said command address bus and a respective memory rank of said plurality of memory ranks; and
- a plurality of signal lines, each signal line coupled between said memory controller and a respective switch of said plurality of switches; wherein: one or more signals that select one of said memory,ranks for memory array access are transmitted via said signal lines; and each switch transfers command address signals between said command address bus and each said switch's respective memory rank in response to selection of that memory rank for memory array access, only one said switch transferring said command address signals at a time.
62. The computer system of claim 61 wherein said memory controller is synchronized to receive data provided by a selected memory rank during a read access, said synchronization accounting for signal propagation delay through said selected memory rank's respective switch.
63. The computer system of claim 61 wherein said memory controller is synchronized to provide data to a selected memory rank during a write access, said synchronization accounting for signal propagation delay through said selected memory rank's respective switch.
64. The computer system of claim 61 wherein said command address signals comprise at least one signal from the group consisting of address signals, row access strobe signals, column address strobe signals, and array select signals.
65. A computer memory system comprising:
- a plurality of double data rate memory arrays;
- a memory controller having programmable signal latency for receiving data from and providing data to said double data rate memory arrays;
- a command address bus coupled to said memory controller; and
- a plurality of switches, each switch coupled between said command address bus and a respective double data rate memory array, each switch having a closed state for transferring signals between said bus and respective double data rate memory array and an open state for preventing transfer of signals between said bus and respective double data rate memory array; wherein: said memory controller is operative to: select one of said double data rate memory arrays to receive data from or provide data to, close said selected double data rate memory array's respective switch, and open all other said switches, preventing transfer of signals from said command address bus to non-selected double data rate memory arrays.
66. The computer system of claim 65 wherein said switches comprise N-channel field effect transistors.
67. A computer memory system comprising:
- a command address bus;
- a memory controller comprising a plurality of switches, each switch coupled to said command address bus; and
- a double data rate memory module comprising a plurality of memory ranks, each rank coupled to a respective switch of said memory controller, each rank comprising: a memory array, a row decoder, and a column decoder; wherein:
- each switch transfers command address signals between said command address bus and each said switch's respective memory rank in response to selection of that memory rank for memory array access by said memory controller.
68. The system of claim 67, wherein said memory controller has programmable latency with respect to commands provided to said memory ranks during respective write and read accesses to said memory ranks.
69. The system of claim 67, wherein said switches comprise N-channel field effect transistors.
70. The system of claim 67, wherein said command address signals comprise at least one signal selected from the group consisting of address signals, row access strobe signals, column address strobe signals, and rank select signals.
71. A computer system comprising:
- a double data rate memory module comprising a plurality of ranks of memory circuits;
- a plurality of switching circuits respectively coupled to said plurality of ranks of memory circuits;
- a command address bus coupled to said plurality of switching circuits; and
- a central processing unit coupled to said plurality of ranks of memory circuits via said command address bus and said switching circuits, wherein said central processing unit has programmable latency as to commands provided to said memory circuits during write accesses to said memory circuits, said programmable latency compensating for propagation delay added to command address bus signals by said switching circuits; wherein: each of said switching circuits receives said command address bus signals and a chip select signal, said chip select signal indicating selection of a corresponding one of said ranks of memory circuits for access by said central processor unit; and each of said switching circuits outputs said command address bus signals to said corresponding one of said ranks of memory circuits when said corresponding chip select signal indicates selection of said corresponding one of said ranks of memory circuits for access by said central processor unit.
72. The computer system of claim 71, wherein said central processing unit has programmable latency as to commands provided to said memory circuits during read accesses to said memory circuits, said programmable latency compensating for propagation delay added to said command address bus signals by said switching circuits.
73. The computer system of claim 71, wherein said switching circuits are located on a same circuit board as said corresponding one of said double data rate ranks of memory circuits.
74. The computer system of claim 71, wherein said command address bus signals comprise at least one signal selected from the group consisting of address signals, row access strobe signals, column address strobe signals, and rank select signals.
Type: Application
Filed: Nov 3, 2006
Publication Date: Apr 5, 2007
Patent Grant number: 7673094
Applicant: Micron Technology, Inc. (Boise, ID)
Inventor: Paul LaBerge (Shoreview, MN)
Application Number: 11/592,944
International Classification: G06F 12/06 (20060101); G06F 12/00 (20060101);