Nitride read only memory device with buried diffusion spacers and method for making the same
A method for making a nitride read only memory device with buried diffusion spacers is disclosed. An oxide-nitride-oxide (ONO) layer is formed on top of a silicon substrate, and a polysilicon gate is formed over the ONO layer. The polysilicon gate is formed less than a length of the ONO layer. Two buried diffusion spacers are formed beside two sidewalls of the polysilicon gate and over the ONO layer. Two buried diffusion regions are implanted on the silicon substrate next to the two buried diffusion spacers. The two buried diffusion regions are then annealed such that the approximate interfaces of the buried diffusion regions are under the sidewalls of the polysilicon gate. The structure of a nitride read only memory device with buried diffusion spacers is also described.
Latest Patents:
1. Field of the Invention
The present invention relates generally to a semiconductor memory device, and more particularly, to a nitride read only memory device with buried diffusion spacers and a method for making such a device.
2. Description of the Related Art
As is well known in the art, a nitride read only memory device has an oxide-nitride -oxide (ONO) layer disposed over its silicon substrate. A polysilicon gate is disposed over the ONO layer. Two buried diffusion (BD) regions are implanted on the silicon substrate and are positioned adjacent to sidewalls of the polysilicon gate. Functioning as a source and a drain for the nitride read only memory device, the two BD regions are implanted through an ion implantation process. A channel is formed at the silicon substrate underneath the ONO layer and between the two BD regions.
During the fabrication process, the increase of thermal budget will improve the reliability of the nitride read only memory device. However, the increase of thermal budget can also make the nitride read only memory device to be prone to the short channel effect. In addition, the scaling of the nitride read only memory device can also induce the short channel effect. One way to prevent the occurrence of the short channel effect for this nitride read only memory device is to implant two pocket implant regions at each end of the channel with each pocket implant region adjacent to one of the BD regions. Nevertheless, because the two pocket implant regions are implanted at a tilt angle, the pocket implantation process will cause implant damages at the sidewalls of the polysilicon gate and the areas of the ONO layer that are close to where the charges are stored, which will jeopardize the reliability of the nitride read only memory device.
In view of the foregoing, there is a need for a nitride read only memory device and a fabrication method that will improve the reliability of the device and suppress the short channel effect.
SUMMARY OF THE INVENTIONBroadly speaking, the present invention fills this need by providing a nitride read only memory device with buried diffusion spacers. A method for making this device is also described.
In accordance with one aspect of the present invention, a nitride read only memory device with buried diffusion spacers is provided. This device includes a silicon substrate with two buried diffusion regions. An oxide-nitride-oxide (ONO) layer is formed on top of the silicon substrate. The two buried diffusion regions are covered by the ONO layer. A polysilicon gate is defined over portion of the ONO layer between the two buried diffusion regions such that each of the two sidewalls of the polysilicon gate is above an approximate interface of each of the two buried diffusion regions, respectively. Two buried diffusion spacers, i.e., two insulator spacers, are defined respectively beside the two sidewalls of the polysilicon gate and over the ONO layer. In one embodiment, each of the insulator spacers has a thickness of between about 100 angstroms to about 500 angstroms. In another embodiment, the insulator spacers are made of oxide.
In accordance with another aspect of the present invention, a method for making such a nitride read only memory device is described. In this method, a silicon substrate having an ONO layer formed thereon is provided. A polysilicon gate, with less than a length of the ONO layer, is formed over the ONO layer. Two buried diffusion spacers (insulator spacers) are formed beside the two sidewalls of the polysilicon gate and over the ONO layer. Next, two buried diffusion regions are implanted through the ONO layer on the silicon substrate next to the two insulator spacers. The two buried diffusion regions are then annealed such that the approximate interfaces of the buried diffusion regions are under the two sidewalls of the polysilicon gate. In one embodiment, the insulator spacers are formed by depositing a conformal insulator layer over the polysilicon gate and then etching off the portion of the conformal insulator layer on top of the polysilicon gate. In another embodiment, the two buried diffusion regions are annealed by a rapid thermal anneal process. In yet another embodiment, the two buried diffusion regions are implanted by a buried diffusion implantation process and a pocket implantation process.
Because of the insulator spacers are positioned beside the two sidewalls of the polysilicon gate, the implant damage, caused by a pocket implantation process, will only occur substantially under the insulator spacers on the ONO layer. Thus, the implant damage areas on the ONO layer are away from where the charges are stored. In addition, the polysilicon gate will not be affected by the pocket implantation process. As a result, the nitride read only memory device with buried diffusion spacers improves its reliability, suppresses the short channel effect, and has high potential for device scaling.
It is to be understood that the foregoing general description and the following detailed description are exemplary and explanatory only and are not restrictive of the invention, as claimed.
BRIEF DESCRIPTION OF THE DRAWINGS The accompanying drawings, which are incorporated in and constitute part of this specification, illustrate exemplary embodiments of the invention and together with the description serve to explain the principles of the invention.
Reference is made in detail to embodiments of the invention. While the invention is described in conjunction with the embodiments, the invention is not intended to be limited by these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the invention, numerous specific details are set forth in order to provide a thorough understanding of the invention. However, as is obvious to one ordinarily skilled in the art, the invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail so that aspects of the invention will not be obscured.
Next, as shown in
Turning to
Continuing to
As shown, the nitride read only memory device is capable of storing charges 210 at the ONO layer 120 close to the approximate interfaces of the drove-in BD regions 160′. Because of the two BD spacers 150, the two implant damage areas 220, which are caused by a pocket implantation process, will occur at the ONO layer 120 substantially under the BD spacers 150. The polysilicon gate 130 will not be damaged by the pocket implantation process. As illustrated, the two implant damage areas 220 are away from where the charges 210 are stored, which improves the reliability of the nitride read only memory device and provides high potential for the nitride read only memory device scaling. Furthermore, the short channel effect is effectively suppressed.
As shown in
Referring to
Continuing to
Turning to
Continuing to
Referring to
The foregoing descriptions of specific embodiments of the invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed. Obviously, many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to explain the principles and the application of the invention, thereby enabling others skilled in the art to utilize the invention in its various embodiments and modification s according to the particular purpose contemplated. The scope of the invention is intended to be defined by the claims appended hereto and their equivalents.
Claims
1. A memory device, comprising:
- a silicon substrate having first and second buried diffusion regions;
- an oxide-nitride-oxide (ONO) layer defined over the silicon substrate;
- a polysilicon gate defined over potion of the ONO layer between the first and second buried diffusion regions, the polysilicon gate having a first side and a second side, the polysilicon gate extending a length between the first and second buried diffusion regions such that each of the first side and the second side of the polysilicon gate is above an approximate interface of the first and second buried diffusion regions; and
- first and second insulator spacers positioned respectively beside the first side and the second side of the polysilicon gate.
2. The memory device as recited in claim 1, further comprising:
- first and second oxide regions positioned respectively beside the first and second insulator spacers.
3. The memory device as recited in claim 2, further comprising:
- a polysilicon layer defined over the polysilicon gate, the first and second insulator spacers, and the first and second oxide regions.
4. The memory device as recited in claim 3, wherein the polysilicon layer defines as a word line.
5. The memory device as recited in claim 1, wherein each of the first and second insulator spacers is made of oxide.
6. The memory device as recited in claim 1, wherein each of the first and second insulator spacers has a thickness of between about 100 angstroms to about 500 angstroms.
7. The memory device as recited in claim 1, wherein the first and second buried diffusion regions are define as bit lines.
8. A method for making a memory device, comprising:
- providing a silicon substrate;
- forming an oxide-nitride-oxide (ONO) layer on top of the silicon substrate;
- forming a polysilicon gate over the ONO layer;
- forming first and second insulator spacers beside a first side and a second side of the polysilicon gate;
- implanting first and second buried diffusion regions on the silicon substrate respectively next to and between the first and second insulator spacers; and
- annealing the first and second buried diffusion regions such that approximate interfaces of the first and second buried diffusion regions are defined, each of the approximate interfaces of the first and second buried diffusion regions being respectively under the first side and the second side of the polysilicon gate.
9. The method for making a memory device as recited in claim 8, further comprising:
- forming first and second oxide regions respectively beside and between the first and second insulator spacers.
10. The method for making a memory device as recited in claim 9, further comprising:
- depositing a polysilicon layer over the first and second oxide regions, the first and second insulator spacers, and the polysilicon gate.
11. The method for making a memory device as recited in claim 8, wherein forming the first and second insulator spacers is performed by depositing a conformal insulator layer over the polysilicon gate and then etching off portion of the conformal insulator layer on top of the polysilicon gate.
12. The method for making a memory device as recited in claim 8, wherein implanting the first and second buried diffusion regions is performed by a buried diffusion implantation process and a pocket implantation process.
13. The method for making a memory device as recited in claim 8, wherein annealing the first and second buried diffusion regions is performed by a rapid thermal anneal process.
14. The method for making a memory device as recited in claim 8, wherein forming the polysilicon gate is performed by depositing a polysilicon layer on the top of the silicon substrate, patterning the polysilicon layer with photoresist, and etching portions of the polysilicon layer which is not covered by the photoresist until the ONO layer is exposed.
15. The method for making a memory device as recited in claim 8, wherein each of the first and second insulator spacers is defined by a type of oxide.
16. The method for making a memory device as recited in claim 8, wherein making the memory device can be integrated with making a periphery device by dividing the silicon substrate into a memory region and a periphery region and making the memory device and the periphery device respectively over the memory region and the periphery region on the silicon substrate.
17. The method for making a memory device as recited in claim 16, wherein the ONO layer of the memory device is formed by depositing a layer of ONO over the top of the silicon substrate covering both the memory region and the periphery region and patterned etching off a portion of the layer of ONO belonging to the periphery region to prepare for a periphery gate oxide deposition.
18. The method for making a memory device as recited in claim 17, wherein the periphery gate oxide deposition is performed by depositing a periphery gate oxide layer over the silicon substrate belonging to the peripheral region.
19. The method for making a memory device as recited in claim 18, wherein making the periphery device is performed by forming a periphery polysilicon gate over the periphery gate oxide layer and forming first and second periphery insulator spacers beside a first side and a second side of the periphery polysilicon gate.
20. The method for making a memory device as recited in claim 16, wherein the memory device and the periphery device is separated by interlayer dielectric.
Type: Application
Filed: Oct 14, 2005
Publication Date: Apr 19, 2007
Applicant:
Inventor: Chien Liu (Hsinchu)
Application Number: 11/250,959
International Classification: H01L 29/76 (20060101);