Apparatus and method for mounting microelectronic devices on a mirrored board assembly
The present invention is directed to a system, a module, and an apparatus and method for forming a microelectronic memory device. In one embodiment, a system includes a processor and a controller coupled to the processor with at least one memory module coupled to the controller, the module including a pair of memory devices oppositely positioned on respective surfaces of a substrate and interconnected by members extending through the substrate that couple terminals of the devices, the terminals being selected to include a group of terminals that are configured to communicate functionally compatible signals.
The present invention relates to an apparatus and method of forming a microelectronic memory device. More particularly, the invention is directed to a memory device for use in microelectronic memory modules using mirrored circuit boards.
BACKGROUND OF THE INVENTIONMemory modules, or “multichip modules” have become a popular method for packaging memory in computer systems, since the module can provide significantly higher memory density than is currently available from a single memory device. The multichip module generally consists of a plurality of individual memory devices of a uniform design that are supported on an interconnecting substrate such as a printed wire board (PWB). Although the multichip module may have all of the memory devices positioned on a single side of the PWB, “mirrored board” multichip modules that have memory devices positioned on both sides of a PWB are preferred, since the mirrored board module advantageously permits the available surface area of the PWB to be more fully utilized.
Turning now to
Still referring to
One disadvantage present in the prior art mirrored board multichip module 14 is that the extension length 38 as shown in
One prior art approach is to package the memory devices in reversed image pairs, so that the connection members of the respective memory devices are mirror images. Consequently, when the memory devices are positioned on opposing surfaces of the PWB, the connection members of the respective memory devices memory are substantially opposed, so that the extension 38 of the interconnecting portion 36 may be eliminated, thus allowing signal-compatible terminals of the device to connect by vias that extend through the PWB. An example of a memory device having the foregoing reversed image characteristics are the M5M410092BFP and M5M410092BRF memory devices, manufactured by the Mitsubishi Electric and Electronics, Inc. of Sunnyvale, Calif.
Although the foregoing reversed image memory devices permit the devices to be interconnected when positioned on opposing surfaces of a PWB, a disadvantage of this approach is that virtually identical memory devices must be packaged in different packages, which generally increases inventory requirements and production costs, so that the overall cost associated with the fabrication of the memory module is adversely affected.
Accordingly, there is a need in the art for a memory device that may be positioned on either surface of a mirrored board memory module without substantially increasing the length of the interconnecting portions that couple signal-compatible terminals of the devices. Further, there is a need in the art for a device that may be readily configured so that the memory device may be positioned on either surface of a mirrored board memory module without incurring additional signal path lengths to the module that may degrade the performance on the opposing surfaces of the PWB.
SUMMARY OF THE INVENTIONThe present invention is directed to a system, a module, and an apparatus and method for forming a microelectronic memory device. In an aspect, the system includes a processor and a controller coupled to the processor with at least one memory module coupled to the controller, the module including a pair of memory devices oppositely positioned on respective surfaces of a substrate and interconnected by members extending through the substrate that couple terminals of the devices, the terminals being selected to include a group of terminals that are configured to communicate functionally compatible signals.
BRIEF DESCRIPTION OF THE DRAWING
The present invention relates to an apparatus and method of forming a microelectronic memory device, and more particularly, to a package for use in microelectronic memory modules using mirrored circuit boards. Many of the specific details of certain embodiments of the invention are set forth in the following description and in
Still referring to
The memory device 40 further includes a first address group 46 coupled to a first set of address terminals 48, and a second address group 47 coupled to a second set of address terminals 49. The first group 46 includes address locations capable of receiving address signals A0, A2, A4 . . . transmitted from other portions of the system 10 (as shown in
The foregoing embodiment advantageously permits the single memory device 40 to be positioned on a PWB 30 and interconnected to another memory device 40 positioned on an opposing side of the PWB 30 so that the interconnecting length between the interconnected devices is minimized. The present embodiment thus avoids the difficulties inherent in extended interconnection lengths and/or interconnection lengths of dissimilar length, thus permitting generally higher data access speeds for the module while reducing the presence of parasitic reactances. Further, the present embodiment avoids altogether the difficulties associated with the packaging of memory devices in reversed image pairs, as earlier described.
The foregoing embodiment advantageously permits the device 52 to be positioned on either side of the PWB 30, while substantially reducing the need for extended and/or dissimilar connecting lengths. Additionally, since the contact pads 54 are positioned on a side of the device 52 and along a central axis 36 of the device, the foregoing embodiment may be conveniently incorporated into a variety of surface mount packages.
With reference now also to
The foregoing embodiments advantageously permit at least a portion of the terminals coupled to the device 62 t6 be selectively reconfigured, so that the device 62 may be positioned on opposing sides of a PWB 30. Since the reconfiguration of the device 62 occurs when a logic state is detected at the mirror connector 64, the present embodiment may be conveniently incorporated into existing memory devices, with little or no reordering of the connector assignment for the device.
The above description of illustrated embodiments of the invention is not intended to be exhaustive or to limit the invention to the precise form disclosed. While specific embodiments of, and examples of, the invention are described in the foregoing for illustrative purposes, various equivalent modifications are possible within the scope of the invention as those skilled within the relevant art will recognize. Moreover, the various embodiments described above can be combined to provide further embodiments. Accordingly, the invention is not limited by the disclosure, but instead the scope of the invention is to be determined entirely by the following claims.
Claims
1-50. (canceled)
51. A computer system comprising:
- a processor;
- a memory controller coupled to the processor; and
- at least one memory module coupled to the memory controller, the memory module including at least a pair of substantially identical memory devices, each of the memory devices comprising a memory circuit; a multiplexer; a mirror terminal coupled to the multiplexer, the mirror terminal being selectively coupleable to a logic signal; a first terminal coupled to the memory circuit and the multiplexer, the multiplexer being operable to couple the first terminal to a first signal source when the mirror terminal is coupled to a first logic signal, the multiplexer being operable to couple the first terminal to a second signal source different from the first signal source when the mirror terminal is coupled to a second logic signal; and a second terminal coupled to the memory circuit and the multiplexer, the multiplexer being operable to couple the second terminal to the second signal-source when the mirror terminal is coupled to the first logic signal, the multiplexer being operable to couple the second terminal to the first signal source when the mirror terminal is coupled to the second logic signal.
52. The computer system of claim 51, wherein the mirror terminal is coupled to the multiplexer through a first receiver.
53. The computer system of claim 52, wherein the first terminal is coupled to the multiplexer through a second receiver, and the second terminal is coupled to the multiplexer through a third receiver.
54. The computer system of claim 52, wherein the first terminal is coupled to the multiplexer through a second receiver coupled to a first latching circuit, and the second terminal is coupled to the multiplexer through a third receiver and a second latching circuit.
55. The computer system of claim 52, wherein the multiplexer is coupled to the first terminal through a first latching circuit and to the second terminal through a second latching circuit.
56. The computer system of claim 52, wherein the multiplexer is coupled to the first terminal through a second receiver coupled to a first latching circuit and to the second terminal through a third receiver coupled to a second latching circuit.
57. The computer system of claim 51, wherein the first logic signal is a first voltage level, and the second logic signal is a second voltage level.
58. The computer system of claim 57, wherein the first voltage level is a device supply potential, and the second voltage level is a ground potential.
59. A memory module comprising:
- one or more pairs of memory devices, each pair comprising a first and a second memory device, the first and second memory devices being substantially identical and each comprising a memory circuit adapted to store and access data responsive to control signals; a multiplexer; a mirror terminal coupled to the multiplexer, the mirror terminal being selectively coupleable to a logic signal; a first terminal coupled to the multiplexer and the memory circuit, the multiplexer being operable to couple the first terminal to a first signal source when the mirror terminal is coupled to a first logic signal, the multiplexer being operable to couple the first terminal to a second signal source different from the first signal source when the mirror terminal is coupled to a second logic signal; a second terminal coupled to the multiplexer and the memory circuit, the multiplexer being operable to couple the second terminal to the second signal source when the mirror terminal is coupled to the first logic signal, the multiplexer being operable to couple the second terminal to the first signal source when the mirror terminal is coupled to the second logic signal; and
- wherein the first logic signal is connected to the mirror terminal of the first memory device of the at least one pair and the second logic signal is connected to the mirror terminal of the second memory devices of the at least one pair.
60. The memory module of claim 59, wherein the first and second memory devices secure to opposite sides of a circuit board, the circuit board comprising a plurality of contacts extending along at least one edge.
61. The memory module of claim 59, wherein each of the first terminals of the first and second memory devices are coupled to the multiplexer thereof by a first receiver and a first latching circuit and wherein each of the second terminals of the first and second memory devices are coupled to the multiplexers thereof by a second receiver and a second latching circuit.
62. The memory module of claim 59, wherein the multiplexers of the first and second memory devices are each coupleable to the first signal source thereof through a first receiver coupleable to a first latching circuit and to the second signal source thereof through a second receiver coupled to a second latching circuit.
63. The memory module of claim 59, wherein the first logic signal is a first voltage level, and the second logic signal is a second voltage level.
64. The memory module of claim 59, wherein the first voltage level is a device supply potential, and the second voltage level is a ground potential.
65. A memory module comprising:
- a circuit board having a plurality of contacts formed along at least one edge, the contacts including a ground contact and a device supply contact;
- at least one pair of memory devices, each pair comprising first and second identical memory devices secured to the circuit board opposite one another, each of the first and second memory devices comprising a memory circuit; a device supply terminal coupled to the memory circuit; a ground terminal coupled to the memory circuit; a multiplexer; a mirror terminal coupled to the multiplexer, the mirror terminal being selectively coupleable to a logic signal; a first terminal coupled to the memory circuit and the multiplexer, the multiplexer being operable to couple the first terminal to a first contact of the plurality of contacts when the mirror terminal is coupled to a first logic signal, the multiplexer being operable to couple the first terminal to a second contact of the plurality of contacts different from the first contact when the mirror terminal is coupled to a second logic signal; a second terminal coupled to the memory circuit and the multiplexer, the multiplexer being operable to couple the second terminal to the first contact when the mirror terminal is coupled to the first logic signal, the multiplexer being operable to couple the second terminal to the second contact when the mirror terminal is coupled to the second logic signal; and
- wherein the mirror terminal and the device supply terminal of the first memory device are coupled to the device supply contact and the mirror terminal and the ground terminal of the second memory device are coupled to the ground contact.
66. The memory module of claim 65, wherein the first terminal is coupled to the multiplexer through a second receiver, and the second terminal is coupled to the multiplexer through a third receiver.
67. The memory module of claim 65, wherein the first terminal is coupled to the multiplexer through a second receiver coupled to a first latching circuit, and the second terminal is coupled to the multiplexer through a third receiver and a second latching circuit.
68. The memory module of claim 65, wherein the multiplexer is coupled to the memory circuit through a first latching circuit and a second latching circuit.
69. The memory module of claim 65, wherein the multiplexer is coupled to the memory circuit through a second receiver coupled to a first latching circuit and a third receiver coupled to a second latching circuit.
Type: Application
Filed: Jan 16, 2007
Publication Date: May 24, 2007
Inventors: Chris Martin (Boise, ID), Brent Keeth (Boise, ID), Brian Johnson (Boise, ID), Walter Moden (Boise, ID)
Application Number: 11/654,435
International Classification: G11C 5/06 (20060101);