Apparatus and method for increasing the quantity of discrete electronic components in an integrated circuit package
An apparatus and method for incorporating discrete passive components into an integrated circuit package. A first surface of a substrate is coated with a material to mechanically protect the first surface. A first metal layer and then an insulating layer are formed on a second surface of the substrate. Selected areas are removed from the insulating and a second metal layer is formed over the insulating layer and the exposed metal layer. Selected areas of the second metal layer are removed to form a plurality of structures, including at least one of a wirebonding pad, a solder-bonding pad, a device interconnect circuit, or an attach pad to which an electronic component may be attached. An electronic component may be attached to at least one of the structures. The resulting integrated circuit die may be incorporated into an electronic package.
The present invention generally concerns fabrication of semiconductor devices, particularly semiconductor devices incorporated in integrated circuit packages.
BACKGROUNDMiniaturization of integrated circuit (IC) packages which may be incorporated in portable consumer products such as cellular phones, and mobile or laptop computers, has become increasingly important. One approach to miniaturization is the use of multi-chip modules where multiple chips having related functions are incorporated in a single package.
Single packages may also include stacked chips, in which chips are vertically stacked on top of each other. A potential drawback to using stacked die techniques is that no interconnection exists on the surfaces of the stacked die; the die interconnect is limited to die-to-die and die-to-substrate interconnections. Therefore, the IC die count is typically limited to one die per attach surface. It is not feasible to attach discrete electronic components to these surfaces since they typically require solderable attachment lands and interconnect circuitry or a noble metal surface for low contact resistance connections.
As such, it would be desirable to improve the manner in which discrete electronic components are incorporated in IC packages, such as utilizing die surfaces not conventionally used for die interconnections.
SUMMARYIn one embodiment, a method of fabrication comprises providing a substrate with a first surface having a passivation layer. At least one structure is built on a second surface of the substrate; an electronic component is to be attached to at least one structure. The structures that may be built include a wirebonding pad, a solder-bonding pad, a device interconnect circuit, or an attach pad to which an electronic component may be attached.
Another embodiment is an electronic package. The electronic package comprises a substrate which is coupled to a first surface of an integrated circuit die. The first surface of the integrated circuit die has means for coupling to the first surface of the substrate and has at least one first electronic component attached to the first surface of the integrated circuit die. At least one structure is attached to a second surface of the integrated circuit die.
Yet another embodiment is an electronic package comprising a substrate which is coupled to a flip chip. At least one first electronic component and means for coupling the flip chip to the substrate is attached to a first surface of the flip chip. At least one structure is attached to a second surface of the flip chip.
In another embodiment, a semiconductor device comprises a substrate having a first surface and a second surface, a passivation layer on the first surface of the substrate, and at least one structure attached to the second surface of the substrate. The structure is configured to be coupled to an electronic component.
In yet another embodiment, a method of integrated circuit device packaging comprises providing a substrate, coupling a first surface of an integrated circuit die to the substrate, and attaching at least one electronic component to at least one structure on a second surface of the integrated circuit die. The first surface of the integrated circuit die is coupled to at least one electronic component.
BRIEF DESCRIPTION OF THE DRAWINGS
In
A removable layer, for mechanical protection for the first surface of the semiconductor substrate, such as photoresist or dry film, is deposited over a top passivation layer on the first surface of the wafer (block 102), where the fabricated circuitry is located. In
The second surface of the wafer is then metallized (
An insulating layer is formed over the metal layer (
In the case of using a non-photo-sensitive insulating film, a photosensitive material, such as photoresist, is deposited over the insulating film layer (
A mask is placed over the photosensitive material, such as photoresist, and then exposed and etched away (
The remaining insulating film and exposed metal layer is covered with a second metal layer (
A layer of photosensitive material, such as photoresist, is deposited over the second metal layer (
A mask is placed over the photosensitive material, such as photoresist, and then exposed and developed. The metal in the developed areas is then etched away (
In one embodiment shown in
The layer of protective material initially formed over the passivation layer on the first surface of the wafer is removed using methods well-known to those of skill in the art. With reference to
The “build-up” fabrication discussed above in
With reference to
Various components can be attached to the attach pads. The active and passive components which may be attached include, but are not limited to, crystals, transceiver ICs, power management ICs, EEPROM ICs, switches, baluns, capacitors, etc. The components may be attached in a variety of ways, including soldering and attaching with a conductive epoxy. These components may be attached and interconnected at wafer level prior to wafer dicing, or attached after saw singulation, or may be attached and interconnected at package assembly, after the chip has been attached to the product substrate.
Using the approaches described above, the size of electronic packages may be reduced. This is particularly important given the trend towards miniaturization, especially for portable products such as cellular phones.
While the preceding description has described specific embodiments, it will be evident to a skilled artisan that various changes and modifications can be made to these embodiments. For example, metal or conductive layers other than those described and shown may be used (e.g., platinum, tantalum, etc.). A skilled artisan will recognize that such conductive layers may be deposited or formed by methods and techniques other than those described herein (e.g., copper may be formed by a dual damascene technique known to those of skill in the art). The specification and drawings, therefore, are to be regarded in an illustrative rather than a restrictive sense.
Claims
1. A method of fabrication comprising:
- a) providing a substrate with a first surface having a passivation layer; and
- b) building a plurality of structures on a second surface of the substrate, the plurality of structures including at least one structure to which an electronic component may be attached, the plurality of structures including at least one of the following: i) a wirebonding pad; ii) a solder-bonding pad; iii) a device interconnect circuit; or iv) an attach pad to which an electronic component can be attached.
2. The method of claim 1 wherein building the plurality of structures includes forming a metal layer on the second surface of the substrate.
3. The method of claim 2 wherein building the plurality of structures includes forming an insulating layer on the metal layer.
4. The method of claim 3 wherein building the plurality of structures includes removing selected areas of the insulating layer, thereby exposing portions of the first metal layer.
5. The method of claim 4 wherein building the plurality of structures includes forming a second metal layer over the insulating layer and the exposed portions of the first metal layer.
6. The method of claim 5 wherein building the plurality of structures includes removing selected areas of the second metal layer to form the plurality of structures.
7. The method of claim 1 further comprising attaching the substrate to an electronic package.
8. The method of claim 7 wherein the package is a multi-chip module package.
9. The method of claim 1 further comprising coating the first surface with a material to mechanically protect the first surface.
10. The method of claim 1 further comprising attaching the electronic component to the attach pad.
11. The method of claim 10 wherein the electronic component is either an active or passive component.
12. The method of claim 1 wherein the substrate is a semiconductor substrate.
13. The method of claim 1 wherein the second surface is silicon or gallium arsenide.
14. An electronic package comprising:
- a) a substrate;
- b) an integrated circuit die coupled to a first surface of the substrate, a first surface of the integrated circuit die having a means for coupling to the first surface of the substrate, at least one first electronic component attached to the first surface of the integrated circuit die, at least one structure attached to a second surface of the integrated circuit die, the at least one structure configured to be coupled to a second electronic component.
15. The electronic package of claim 14 wherein the at least one structure attached to the second surface includes at least one of the following:
- a) a wirebonding pad;
- b) a solder-bonding pad;
- c) a device interconnect circuit; or
- d) an attach pad to which the second electronic component may be coupled.
16. The electronic package of claim 15 further comprising the second electronic component attached to the at least one structure.
17. The electronic package of claim 16 further comprising the second electronic component coupled to the substrate.
18. The electronic package of claim 17 wherein the second electronic component is coupled to the substrate by a wirebond.
19. The electronic package of claim 16 wherein the second electronic component is either an active or passive component.
20. The electronic package of claim 14 wherein the electronic package is a multi-chip module package.
21. The electronic package of claim 14 wherein the substrate is a printed circuit board.
22. An electronic package comprising:
- a) a substrate;
- b) a flip chip attached to a first surface of the substrate, a first surface of the flip chip having a means for attachment to the first surface of the substrate, at least one first electronic component attached to the first surface of the flip chip, at least one structure attached to a second surface of the flip chip, the at least one structure configured to be coupled to a second electronic component.
23. The electronic package of claim 14 wherein the at least one structure attached to the second surface includes at least one of the following:
- a) a wirebonding pad;
- b) a solder-bonding pad;
- c) a device interconnect circuit; or
- d) an attach pad to which the second electronic component may be coupled.
24. The electronic package of claim 23 further comprising a second electronic component attached to the at least one structure.
25. The electronic package of claim 23 wherein the second electronic component is either an active or passive component.
26. The electronic package of claim 22 wherein the electronic package is a multi-chip module package.
27. The electronic package of claim 22 wherein the substrate is a printed circuit board.
28. A semiconductor device comprising:
- a) a first substrate having a first surface and a second surface;
- b) a passivation layer on the first surface of the first substrate; and
- c) at least one structure attached to the second surface of the first substrate, the at least one structure configured to be coupled to an electronic component.
29. The semiconductor device of claim 28 wherein the at least one structure includes at least one of the following:
- a) a wirebonding pad;
- b) a solder-bonding pad;
- c) a device interconnect circuit; or
- d) an attach pad to which the electronic component may be attached.
30. The semiconductor device of claim 28 further comprising a means for attachment to a second substrate, the means for attachment coupled to the first surface of first substrate.
31. The semiconductor device of claim 30 wherein the second substrate is attached to an electronic package.
32. The semiconductor device of claim 30 further comprising at least one electronic component attached to the at least one structure.
33. The semiconductor device of claim 28 wherein the first substrate is a semiconductor substrate.
34. The semiconductor device of claim 28 wherein the semiconductor substrate is silicon or gallium arsenside.
35. The semiconductor device of claim 32 wherein the at least one electronic component is an active or passive component.
36. The semiconductor device of claim 30 wherein the second substrate is a semiconductor substrate.
37. A method of integrated circuit device packaging comprising:
- a) providing a substrate;
- b) coupling a first surface of an integrated circuit die to the substrate, the first surface coupled to at least one electronic component; and
- c) attaching at least one electronic component to at least one structure on a second surface of the integrated circuit die.
38. The method of claim 37 wherein the first surface of the integrated circuit die is coupled to the substrate by solder balls.
39. The method of claim 37 wherein the first surface of the integrated circuit die is coupled to the substrate by wirebond.
40. The method of claim 37 further comprising coupling the at least one electronic component to the substrate.
41. The method of claim 37 wherein the at least one electronic component is coupled to the substrate by a wirebond.
42. The method of claim 37 wherein the electronic component is either an active or passive component.
43. The method of claim 37 wherein the substrate is a printed circuit board.
Type: Application
Filed: Dec 15, 2005
Publication Date: Jun 21, 2007
Inventor: Ken Lam (Colorado Springs, CO)
Application Number: 11/304,084
International Classification: H01L 23/34 (20060101); H01L 21/48 (20060101);