Duty cycle detecting circuit for pulse width modulation
A duty cycle detecting circuit for pulse width modulation (PWM) is disclosed. The circuit comprises a clock generating circuit, a sampling circuit and a calculation circuit. The clock generating circuit is for generating a clock signal. The sampling circuit receives a PWM signal and the clock signal, samples the PWM signal based on the clock signal, and generates a sampling signal. The calculation circuit is for calculating the duty cycle of the PWM signal based on the sampling signal.
1. Field of the Invention
The present invention relates to a duty cycle detecting circuit for pulse width modulation (PWM), and more particularly to a detecting circuit that samples a PWM signal based on a clock frequency and calculates the duty cycle of the pulse width modulation signal based on the sampling results.
2. Description of the Related Art
Pulse Width Modulation (PWM) has been used extensively in electronic circuits including motor control circuits and power supply devices. In general, a pulse signal with a fixed frequency is used for controlling the ON and OFF states of a transistor. In a pulse width modulation system, a change of pulse width is used for determining the time interval of being active or cut-off for the transistor to achieve the control effect. In other words, the duty cycle of the PWM signal indicates a proportion of the active time (or high electric potential) of the pulse signal and plays an important role in the pulse width modulation system.
However, the duty cycle is very sensitive to many factors including an operating frequency, an operating temperature, a power voltage, and a circuit design. Therefore, it is an important subject to detect an actual duty cycle of a pulse signal in a pulse width modulation system under different operating conditions.
SUMMARY OF THE INVENTIONTo achieve the foregoing objective, the present invention provides a duty cycle detecting circuit for pulse width modulation that is applied for detecting a duty cycle of a PWM signal, and the duty cycle detecting circuit comprises: a clock generating circuit for generating a clock signal; a sampling circuit for receiving the PWM signal and the clock signal and sampling the PWM signal based on the clock signal to generate a sampling signal; and a calculation circuit for calculating the duty cycle of the PWM signal based on the sampling signal.
In the duty cycle detecting circuit for pulse width modulation, the sampling signal includes a high electric potential state and a low electric potential state. The calculation circuit accumulates the sampling signal as a count of high electric potential states and a total number of times of sampling to obtain a count of high electric potential states and a total number of times of sampling respectively, and divides the count of high electric potential states by the total number of times of sampling to obtain the duty cycle.
In the duty cycle detecting circuit for pulse width modulation, the calculation circuit accumulates the sampling signal as a count of high electric potential states and the sampling signal as a count of low electric potential states to obtain a count of high electric potential states and a count of low electric potential states respectively, and divides the count of high electric potential states by the sum of the count of high electric potential states and the count of low electric potential states to obtain the duty cycle.
In the duty cycle detecting circuit for pulse width modulation, the clock generating circuit is an oscillator, and the sampling circuit is a flip-flop. The calculation circuit comprises a microprocessor unit for processing an operation required for calculating the duty cycle, and a memory unit for storing a computer code required for calculating the duty cycle.
In the duty cycle detecting circuit for pulse width modulation, the calculation circuit further comprises a counter for receiving the sampling signal, and accumulating the sampling signal as a count of high electric potential states and the sampling signal as a count of low electric potential states to obtain a count of high electric potential states and a count of low electric potential states respectively. The calculation circuit further includes a division circuit for dividing the count of high electric potential states by the sum of the count of high electric potential states and the count of low electric potential states to obtain the duty cycle. The calculation circuit further includes a reset circuit for resetting the counter after a predetermined number of times of sampling, so that the counter restarts accumulating the count of high electric potential states and the count of low electric potential states again.
In the duty cycle detecting circuit for pulse width modulation, the calculation circuit includes a counter for receiving the sampling signal, and accumulating the sampling signal as a count of high electric potential states and a number of times of sampling to obtain a count of high electric potential states and a total number of times of sampling respectively. The calculation circuit further includes a division circuit for dividing the count of high electric potential states by the total number of times of sampling. The calculation circuit further includes a reset circuit for resetting the counter after a predetermined number of times of sampling, so that the counter restarts accumulating the count of high electric potential states and the count of low electric potential states again.
To make it easier for our examiner to understand the objective of the invention, its structure, innovative features, and performance, we use preferred embodiments together with the attached drawings for the detailed description of the invention.
Referring to
In the duty cycle detecting circuit for pulse width modulation as shown in
In the duty cycle detecting circuit for pulse width modulation in accordance with another preferred embodiment, the calculation circuit accumulates the sampling signal as a count of high electric potential states and the sampling signal as a count of low electric potential states to obtain a count of high electric potential states and a count of low electric potential states respectively, and dividing the count of high electric potential states by the sum of the count of high electric potential states and the count of low electric potential states to obtain the duty cycle. When the sampling is performed, the cycle of a single PWM signal is used as a unit time for the sampling to obtain the duty cycle of the single PWM signal; or the cycle of several PWM signals is used as a unit time for the sampling to obtain an average duty cycle.
Referring to
Referring to
In a duty cycle detecting circuit for pulse width modulation in accordance with a second embodiment, the counter 351 accumulates the sampling signal as a count of high electric potential states and a total number of times of sampling to obtain a count of high electric potential states and a total number of times of sampling respectively. The divider 355 divides the count of high electric potential states by the total number of times of sampling to obtain the duty cycle.
While the duty cycle detecting circuit for pulse width modulation in accordance with the invention has been described by means of specific embodiments, numerous modifications and variations could be made thereto by those skilled in the art without departing from the scope and spirit of the invention set forth in the claims.
Claims
1. A duty cycle detecting circuit for pulse width modulation, applied for detecting a duty cycle of a PWM signal, comprising:
- a clock generating circuit, for generating a clock signal;
- a sampling circuit, for receiving the PWM signal and the clock signal, and sampling the PWM signal based on the clock signal to generate a sampling signal; and
- a calculation circuit, for calculating the duty cycle of the PWM signal based on the sampling signal.
2. The duty cycle detecting circuit for pulse width modulation of claim 1, wherein the sampling signal comprises a high electric potential state and a low electric potential state.
3. The duty cycle detecting circuit for pulse width modulation of claim 2, wherein the calculation circuit accumulates the sampling signal into a count of high electric potential states and a total number of times of sampling to obtain a count of high electric potential states and a total number of times of sampling respectively.
4. The duty cycle detecting circuit for pulse width modulation of claim 3, wherein the calculation circuit divides the count of high electric potential states by the total number of times of sampling to obtain the duty cycle.
5. The duty cycle detecting circuit for pulse width modulation of claim 2, wherein the calculation circuit accumulates the sampling signal as a count of high electric potential states and the sampling signal as a count of low electric potential states to obtain a count of high electric potential states and a count of low electric potential states respectively.
6. The duty cycle detecting circuit for pulse width modulation of claim 5, wherein the calculation circuit divides the count of high electric potential states by a sum of the count of high electric potential states and the count of low electric potential states to obtain the duty cycle.
7. The duty cycle detecting circuit for pulse width modulation of claim 1, wherein the clock generating circuit is an oscillator.
8. The duty cycle detecting circuit for pulse width modulation of claim 1, wherein the calculation circuit comprises:
- a microprocessor unit, for processing an operation required to calculate the duty cycle; and
- a memory unit, for storing a computer code required to calculate the duty cycle.
9. The duty cycle detecting circuit for pulse width modulation of claim 1, wherein the sampling circuit is a flip-flop.
10. The duty cycle detecting circuit for pulse width modulation of claim 9, wherein the calculation circuit comprises a counter for receiving the sampling signal, and accumulating the sampling signal as a count of high electric potential states and the sampling signal as a count of low electric potential state to obtain a count of high electric potential states and a count of low electric potential states respectively.
11. The duty cycle detecting circuit for pulse width modulation of claim 10, wherein the calculation circuit further comprises a divider for dividing the count of high electric potential states by a sum of the count of high electric potential states and the count of low electric potential states to obtain the duty cycle.
12. The duty cycle detecting circuit for pulse width modulation of claim 10 or 11, wherein the calculation circuit further comprises a reset circuit for resetting the counter after a predetermined number of times of sampling, so that the counter restarts accumulating the count of high electric potential states and the count of low electric potential states again.
13. The duty cycle detecting circuit for pulse width modulation of claim 9, wherein the calculation circuit further includes a counter for receiving the sampling signal, and accumulating the sampling signal as a count of high electric potential states and a total number of times of sampling to obtain a count of high electric potential states and a total number of times of sampling respectively.
14. The duty cycle detecting circuit for pulse width modulation of claim 13, wherein the calculation circuit further comprises a divider for dividing the count of high electric potential states by the total number of times of sampling to obtain the duty cycle.
15. The duty cycle detecting circuit for pulse width modulation of claim 13 or 14, wherein the calculation circuit further comprises a reset circuit for resetting the counter after a predetermined number of times of sampling, so that the counter restarts accumulating the count of high electric potential states and the count of low electric potential states again.
Type: Application
Filed: Dec 4, 2007
Publication Date: Apr 23, 2009
Inventor: Lu-Yueh Hsu (Sinjhuang City)
Application Number: 11/987,685