METHOD OF FORMING SEMICONDUCTOR DEVICE
A method of forming semiconductor device uses non-implant process to form doped layers, and thus is applicable for large-size display panel. The method of forming semiconductor device uses annealing process to reduce the resistance of the doped layers, which improves the electrical property of the semiconductor device. A first dielectric layer of the semiconductor device is able to protect a semiconductor layer disposed in a first region of the substrate from being damaged during the process, and an etching stop layer of the semiconductor device is able to protect the semiconductor layer disposed in a second region of the substrate from being damaged when defining second doped layers. The first dielectric layer and the etching stop layer are formed by the same patterned dielectric layer, thus no extra process is required, fabrication cost is reduced, and yield is increased.
This application is a divisional of application Ser. No. 13/447,295 filed Apr. 16, 2012, now allowed, which is incorporated by reference herein in its entirety.
BACKGROUND OF THE INVENTION1. Field of the Invention
The present invention relates to a semiconductor device and method of making the same, and more particularly, to a method of forming semiconductor device that uses a non-implant process to form a semiconductor device with low resistant doped layers.
2. Description of the Prior Art
Compared with amorphous silicon thin film transistor device, polycrystalline silicon thin film transistor device exhibits superior electrical property due to its high electrical mobility. As low temp polycrystalline silicon (LTPS) process advances, some major issue, e.g. poor uniformity of large-size film, has been improved. Thus, LTPS process has been expected to be applied in large-size display panel fabrication. The conventional LTPS process, nevertheless, normally uses an ion implant process to form doped layers for reducing the contact resistance in the thin film transistor device. To introduce the ion implant apparatus into large-size display panel fabrication would result in many technique problems and high cost. Therefore, to seek an alternative method for forming low resistant doped layers has become one of the developing goals.
In addition, LTPS thin film transistor device may be N type thin film transistor device or P type thin film transistor device when different conductive types of doped layers are used. In the conventional LTPS process, when both N type thin film transistor device and P type thin film transistor device are required, a patterned N type doped semiconductor layer and a patterned P type doped semiconductor layer are formed respectively on the same substrate, which would cause damages to the polycrystalline layer. For example, if the N type doped semiconductor layer is formed subsequent to the P type doped semiconductor layer, the polycrystalline silicon layer of the N type thin film transistor device will be damaged twice by two etching processes. Accordingly, the device characteristic of the N type thin film transistor device will be deteriorated.
SUMMARY OF THE INVENTIONIt is therefore one of the objectives of the present invention to provide a semiconductor device and method of making the same to avoid damage of the semiconductor layer, and to improve the electrical performance and yield of the semiconductor device.
According to a preferred embodiment of the present invention, a method of forming semiconductor device is provided. The method of forming semiconductor device includes the following steps. A substrate having a first region and a second region is provided. A semiconductor layer is formed on the substrate. A doped layer is formed on the semiconductor layer, and the doped layer is patterned to form two first doped layers in the first region. A patterned dielectric layer is formed on the substrate, wherein the patterned dielectric layer includes a first dielectric layer disposed on the semiconductor layer of the first region and the first doped layers, and an etching stop layer disposed on the semiconductor layer of the second region. Another doped layer is formed on the semiconductor layer and the patterned dielectric layer. The another doped layer is patterned to form two second doped layers in the second region, and the semiconductor layer is patterned to form a first semiconductor layer in the first region and a second semiconductor layer in the second region. A gate insulating layer is formed on the substrate, wherein the gate insulating layer covers the second doped layers, the first dielectric layer and the etching stop layer. A first patterned conductive layer is formed on the gate insulating layer, wherein the first patterned conductive layer includes a first gate electrode disposed on the gate insulating layer of the first region, and a second gate electrode disposed on the gate insulating layer of the second region. A first source electrode and a first drain electrode electrically connected to the first doped layers respectively are formed in the first region, and a second source electrode and a second drain electrode electrically connected to the second doped layers respectively are formed in the second region.
The method of forming semiconductor device of the present invention uses a first dielectric layer to protect the semiconductor layer of the first region from being damaged, and uses an etching stop layer to protect the semiconductor layer of the second region from being damaged when patterning the second doped layers. The first dielectric layer and the etching stop layer are defined by the same patterned dielectric layer, and therefore no extra process is required. In addition, fabrication cost can be reduced, and yield can be improved.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
To provide a better understanding of the present invention to the skilled users in the technology of the present invention, preferred embodiments will be detailed as follows. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements to elaborate the contents and effects to be achieved.
Please refer to
As shown in
As shown in
As shown in
As shown in
The semiconductor device and method of making the same are not limited by the aforementioned embodiment, and may have other different preferred embodiments. To simplify the description, the identical components in each of the following embodiments are marked with identical symbols. For making it easier to compare the difference between the embodiments, the following description will detail the dissimilarities among different embodiments and the identical features will not be redundantly described.
Please refer to
Please refer to
As shown in
In conclusion, the method of forming semiconductor device of the present invention uses a non-implant process to form the doped layers, which is applicable in large-size display panel fabrication. The resistance of the doped layers is reduced by an annealing process, and thus the electrical characteristic of the semiconductor device is improved. In addition, the first dielectric layer of the semiconductor device is able to protect the semiconductor layer in the first region from being damaged, and the etching stop layer is able to protect the semiconductor layer from being damaged when defining the second doped layer. The first dielectric layer and the etching stop layer are defined by the same patterned dielectric layer. Accordingly, no extra process is required, fabrication cost is reduced, and yield is improved.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims
1. A method of forming semiconductor device, comprising:
- providing a substrate having a first region and a second region;
- forming a semiconductor layer on the substrate;
- forming a doped layer on the semiconductor layer, and patterning the doped layer to form two first doped layers in the first region;
- forming a patterned dielectric layer on the substrate, wherein the patterned dielectric layer comprises a first dielectric layer disposed on the semiconductor layer of the first region and the first doped layers, and an etching stop layer disposed on the semiconductor layer of the second region;
- forming another doped layer on the semiconductor layer and the patterned dielectric layer;
- patterning the another doped layer to form two second doped layers in the second region, and patterning the semiconductor layer to form a first semiconductor layer in the first region and a second semiconductor layer in the second region;
- forming a gate insulating layer on the substrate, the gate insulating layer covering the second doped layers, the first dielectric layer and the etching stop layer;
- forming a first patterned conductive layer on the gate insulating layer, wherein the first patterned conductive layer comprises a first gate electrode disposed on the gate insulating layer of the first region, and a second gate electrode disposed on the gate insulating layer of the second region; and
- forming a first source electrode and a first drain electrode electrically connected to the first doped layers respectively in the first region, and a second source electrode and a second drain electrode electrically connected to the second doped layers respectively in the second region.
2. The method of forming semiconductor device of claim 1, wherein the first doped layers and the second doped layers are formed by a non-implant process.
3. The method of forming semiconductor device of claim 2, further comprising performing at least one annealing process on the first doped layers, the second doped layers and the semiconductor layer.
4. The method of forming semiconductor device of claim 3, wherein the annealing process converts the semiconductor layer from an amorphous silicon layer to a polycrystalline silicon layer.
5. The method of forming semiconductor device of claim 1, wherein the first doped layers comprise P type doped semiconductor layers, and the second doped layers comprise N type doped semiconductor layers.
6. The method of forming semiconductor device of claim 1, further comprising:
- forming at least one inter-layered dielectric (ILD) on the gate insulating layer, the first gate electrode and the second gate electrode prior to forming the first source electrode, the first drain electrode, the second source electrode and the second drain electrode;
- forming a plurality of first contact holes in the ILD, the gate insulating layer and the first dielectric layer of the first region to partially expose each of the first doped layers, respectively; and
- forming a plurality of second contact holes in the ILD and the gate insulating layer of the second region to partially expose each of the second doped layers, respectively;
- wherein the first source electrode and the first drain electrode are electrically connected to the first doped layers through the first contact holes respectively, and the second source electrode and the second drain electrode are electrically connected to the second doped layers through the second contact holes respectively.
7. The method of forming semiconductor device of claim 6, further comprising forming a light-emitting device, wherein the light-emitting device comprises a first electrode, a light-emitting layer and a second electrode, and the first electrode is electrically connected to the first drain electrode.
8. The method of forming semiconductor device of claim 1, further comprising electrically connecting the first source electrode with the second drain electrode, and electrically connecting the first gate electrode with the second gate electrode.
9. The method of forming semiconductor device of claim 1, further comprising electrically connecting the first gate electrode with the second drain electrode.
Type: Application
Filed: Feb 5, 2015
Publication Date: Jun 11, 2015
Inventor: Shou-Peng Weng (Hsin-Chu)
Application Number: 14/614,414