WIRE BONDS FOR ELECTRONICS
A circuit element includes a semiconductor chip and a wire for connecting between the semiconductor chip and an additional circuit element. A plurality of wire bond connections electrically connect the wire and the semiconductor chip. The plurality of wire bond connections can be disposed on a surface of the semiconductor chip and on a surface of the wire.
Latest HAMILTON SUNDSTRAND CORPORATION Patents:
- DIRECT CONTROLLED VARIABLE DISPLACEMENT PUMP FUEL SYSTEMS WITH LOW PRESSURE THERMAL RECIRCULATION PUMPING
- Multi-surface sealing for two-position valves
- Three way transfer valve for parallel electrohydraulic servo valve control of actuator
- Motor drive direct current link voltage measurement resolution improvement with fault detection
- Buck converters with light load function and logic
1. Field of the Invention
The present disclosure relates to integrated circuits, and more particularly to wire bonds for integrated circuits, MEMS devices, and the like.
2. Description of Related Art
Wires in power electronics are used to conduct current to and from a device package. The package wires are attached to the electronic components inside the package by way of wire bonds. During operation power electronic modules are subject to temperature sway. Particularly at the wire bonds for semiconductor chips, significant temperature variation can be observed. Wire material, i.e., aluminum and copper, and semiconductor chips, i.e. silicon, have different thermal expansion coefficients. Under the elevated temperature, the wire bond is subject to shear load due to the thermal expansion mismatch. This can lead to wire bond failure. The intensity of thermal mismatch is directly related to three key factors: the temperature sway amplitude, the bond dimension, and the difference in the coefficients of thermal expansion (CTE). Each of these key factors can compromise the reliability of the wire bond. Most work focus on the reduction of the thermal temperature sway by meanings as improvement of the bonding technology to reduce the contact electrical resistance, or use large bond to reduce the current density.
Various approaches have been developed to improve wire bond reliability. The mostly widely used concept is known as double stitch bonding. Instead of one stitch per wire, each wire is stitched multiple times onto a semiconductor chip. Another approach is using a flat ribbon wire instead of a round ribbon wire. The flat ribbon wire can achieve a relatively narrow bond with a bigger contact area. However, the bond dimension of either of these approaches is not reduced.
Such conventional methods and systems have generally been considered satisfactory for their intended purpose. However, there is still a need in the art for improved wire bonds. The present disclosure provides a solution for this need by using a plurality of wire bonds with smaller dimensions.
SUMMARY OF THE INVENTIONA circuit element includes a semiconductor chip and a wire for connecting between the semiconductor chip and an additional circuit element. A plurality of wire bond connections electrically connects the wire and the semiconductor chip. The plurality of wire bond connections can be disposed on a surface of the semiconductor chip and on a surface of the wire.
A helical shaped wire can be used to electrically connect the semiconductor chip, wherein the plurality of wire bond connections includes a plurality of wire bond connections on the surface of the chip and a plurality of wire bond connections on the wire. The helical pitch length of the helical shaped wire can be greater than the wire diameter of the helical shaped wire bond for spacing the wire bond connections. The essence of the helical wire shape design is to reduce the bond dimension. As the result of the wire curvature from its helical shape, the wire bond can be made more symmetric in dimensions than the bond made from the conventional straight wire.
The plurality of wire bond connections includes a plurality of individual wire bonds, each with a wire bond connection on the wire and a wire bond connection on the semiconductor chip. The plurality of individual wire bond connections can be spaced out along a length of the wire. The wire bond connections can extend outward from opposite side of the wire to the semiconductor chip. In certain embodiments, the wire bond connections can connect to a common point on the wire and radiate outward to wire bond connections on the semiconductor chip.
These and other features of the systems and methods of the subject disclosure will become more readily apparent to those skilled in the art from the following detailed description of the preferred embodiments taken in conjunction with the drawings.
So that those skilled in the art to which the subject disclosure appertains will readily understand how to make and use the devices and methods of the subject disclosure without undue experimentation, preferred embodiments thereof will be described in detail herein below with reference to certain figures, wherein:
Reference will now be made to the drawings wherein like reference numerals identify similar structural features or aspects of the subject disclosure. For purposes of explanation and illustration, and not limitation, a partial view of an exemplary embodiment of a wire bond design in accordance with the disclosure is shown in
The market for modern power electronics requires electrical components and connections therebetween to withstand high temperature ranges while maintaining high reliability. One of the barriers to meet these requirements is wire bond failure, which is one of the major failure modes of power electronic modules. Innovative wire bond design is the key factor to improve reliability. With reference to
To mitigate thermal mismatch, the present disclosure provides a solution to reducing bond dimension through wire bond designs without changing the overall bond area.
With reference to
The methods and systems of the present disclosure, as described above and shown in the drawings, provide for a wire bond design with superior properties including improving the reliability and longevity of the wire bond, by reducing thermal mismatch through smaller wire bonds. While the apparatus and methods of the subject disclosure have been shown and described with reference to preferred embodiments, those skilled in the art will readily appreciate that changes and/or modifications may be made thereto without departing from the spirit and scope of the subject disclosure.
Claims
1. A circuit element, comprising:
- a semiconductor chip;
- a wire for connecting between the semiconductor chip and an additional circuit element; and
- a plurality of wire bond connections electrically connecting the wire and the semiconductor chip.
2. The circuit element of claim 1, wherein the plurality of wire bond connections are disposed on a surface of the semiconductor chip.
3. The circuit element of claim 1, wherein the plurality of wire bond connections are disposed on a surface of the wire.
4. The circuit element of claim 1, wherein a helical shaped wire electrically connects to the semiconductor chip through the plurality of wire bond connections.
5. The circuit element of claim 4, wherein a pitch length of the helical shaped wire is greater than a wire diameter of the helical shaped wire bond.
6. The circuit element of claim 4, wherein the helical shaped wire bond is 150μm in thickness.
7. The circuit element of claim 1, wherein the plurality of wire bond connections includes a plurality of individual wire bonds, each with a wire bond connection on the wire and a wire bond connection on the semiconductor chip.
8. The circuit element of claim 7, wherein the plurality of individual wire bonds are spaced out along a length of the wire and extend outwardly from opposite sides of the wire to the semiconductor chip.
9. The circuit element of claim 7, wherein the plurality of individual wire bonds can connect to a common point on the wire and radiate outward to the wire bond connections on the semiconductor chip.
10. The circuit element of claim 1, wherein at least seven wire bond connections are disposed on a surface of the semiconductor chip.
11. An integrated circuit comprising:
- an integrated circuit package;
- a plurality of circuit elements disposed on a substrate within the integrated circuit package;
- a plurality of pins electrically connecting to the plurality of circuit elements;
- a plurality of wires connecting between the plurality of circuit elements and to the plurality of pins; and
- a plurality of wire bond connections electrically connecting one wire with one circuit element.
12. The integrated circuit of claim 11, wherein the plurality of wire bond connections are disposed on a surface of the circuit element.
13. The integrated circuit of claim 11, wherein the plurality of wire bond connections are disposed on a surface of the wire.
14. The integrated circuit of claim 11, wherein a helical shaped wire electrically connects the circuit element through the plurality of wire bond connections.
15. The integrated circuit of claim 11, wherein a pitch of the helical shaped wire is greater than a thickness of the helical shaped wire bond.
Type: Application
Filed: Aug 13, 2014
Publication Date: Feb 18, 2016
Applicant: HAMILTON SUNDSTRAND CORPORATION (Charlotte, NC)
Inventors: Yan Chen (South Windsor, CT), Sergei F. Burlatsky (West Hartford, CT), Mikhail B. Gorbounov (South Windsor, CT)
Application Number: 14/459,011