METHODS OF FORMING FIELD EFFECT TRANSISTOR (FET) AND NON-FET CIRCUIT ELEMENTS ON A SEMICONDUCTOR-ON-INSULATOR SUBSTRATE
One illustrative method disclosed includes forming an isolation structure so as to define first and second active regions on the SOI substrate, forming a field effect transistor above the first active region and forming an opening in the second active region that exposes an upper surface of the bulk semiconductor layer in the second active region. In this example, the method further includes performing a common epitaxial growth process so as to form an epi semiconductor material region above each of the source/drain regions of the transistor and to form a unitary epi semiconductor structure above the second active region, wherein the unitary epi semiconductor structure is formed on and in contact with the exposed upper surface of the bulk semiconductor layer within the opening and on and in contact with an upper surface of the active layer in the second active region.
1. Field of the Invention
The present disclosure generally relates to the fabrication of integrated circuits, and, more particularly, to various methods of forming field effect transistors (FETs) and at least a portion of a non-FET circuit element on a semiconductor-on-insulator (SOI) substrate.
2. Description of the Related Art
In modern integrated circuits, such as microprocessors, ASICs, storage devices and the like, a very large number of circuit elements, e.g., field effect transistors (FETs), bi-polar transistor devices, junction field effect transistors (JFETs), capacitors, resistors, etc., are formed in and on a restricted chip area. As used herein and in the attached claims, the term “FET device” will refer to devices that have a structure corresponding to that of devices that were once known as MOSFETs (Metal-Oxide-Semiconductor Field Effect Transistors). Of course, the materials of construction and the configurations of such FET devices have changed over time and when reference is made to such devices, the person skilled in the art will appreciate that such reference does not imply any type of limitation as to the materials of construction and/or the particular configurations of such devices. For example, FET devices come in a variety of different configurations, e.g., planar devices, FinFET devices, omega gate devices, gate-all-around (GAA) devices, such as nanowire devices, etc., and they may be formed with polysilicon gate electrodes or gate electrodes comprised of one or more layers of metal. The FET devices may be manufactured using so-called replacement-gate or “gate-first” manufacturing techniques. Irrespective of their precise form or configuration, these FET devices are typically operated in a switched mode, that is, these devices exhibit a highly conductive state (on-state) and a high impedance state (off-state). The state of a field effect transistor is controlled by a gate electrode, which controls, upon application of an appropriate control voltage, the conductivity of a channel region that forms in the semiconductor substrate under the gate electrode between a drain region and a source region. A layer of insulating material separates the gate electrode from the semiconductor substrate.
In contrast to FET devices, integrated circuits may also include other types of non-FET circuit elements such as, for example, horizontal and vertical bipolar transistor devices, junction field effect transistors (JFETs), capacitors, resistors, diodes, well contacts or well taps, etc. As used herein and in the claims, the term a “non-FET circuit element” means any type of circuit element that is not a FET device. Many current day integrated circuit products include both FET devices and non-FET circuit elements. For example, some IC products include fully depleted or partially depleted FETs, as well as non-FET circuit elements, such as bipolar transistors. These IC products are sometimes formed on so-called SOI substrates (Semiconductor-On-Insulator substrates). However, the formation of both FET devices and non-FET circuit elements on an SOI substrate is not without problems.
The present disclosure is directed to various methods of forming field effect transistors (FETs) and at least a portion of a non-FET circuit element on a semiconductor-on-insulator (SOI) substrate that may avoid, or at least reduce, the effects of one or more of the problems identified above.
SUMMARY OF THE INVENTIONThe following presents a simplified summary of the invention in order to provide a basic understanding of some aspects of the invention. This summary is not an exhaustive overview of the invention. It is not intended to identify key or critical elements of the invention or to delineate the scope of the invention. Its sole purpose is to present some concepts in a simplified form as a prelude to the more detailed description that is discussed later.
Generally, the present disclosure is directed to various novel methods of forming field effect transistors (FETs) and at least a portion of a non-FET circuit element on a semiconductor-on-insulator (SOI) substrate. One illustrative method disclosed includes, among other things, forming an isolation structure so as to define first and second active regions on the SOI substrate, forming a field effect transistor above the first active region and forming an opening in the second active region that exposes an upper surface of the bulk semiconductor layer in the second active region. In this example, the method further includes performing a common epitaxial growth process so as to form an epi semiconductor material region above each of the source/drain regions of the transistor and to form a unitary epi semiconductor structure above the second active region, wherein the unitary epi semiconductor structure is formed on and in contact with the exposed upper surface of the bulk semiconductor layer within the opening and on and in contact with an upper surface of the active layer in the second active region.
One illustrative integrated circuit product disclosed herein includes, among other things, an isolation structure that defines first and second active regions on the SOI substrate, a field effect transistor positioned above the first active region and an opening defined in the second active region that extends to an upper surface of the bulk semiconductor layer in the second active region. In this example, the product also includes an epi semiconductor material region positioned above each of the source/drain regions of the transistor and a unitary epi semiconductor structure positioned above the second active region. In this example, the unitary epi semiconductor structure has an upper portion and a lower portion, wherein a lower surface of the lower portion is positioned on and in contact with the upper surface of the bulk semiconductor layer within the opening, a lower surface of the upper portion is positioned on and in contact with the active layer in the second active region and an upper surface of the epi semiconductor material region located above the source region and the drain region and an upper surface of the upper portion of unitary epi semiconductor structure are all positioned at substantially a same height level relative to an upper surface of the active layer.
The disclosure may be understood by reference to the following description taken in conjunction with the accompanying drawings, in which like reference numerals identify like elements, and in which:
While the subject matter disclosed herein is susceptible to various modifications and alternative forms, specific embodiments thereof have been shown by way of example in the drawings and are herein described in detail. It should be understood, however, that the description herein of specific embodiments is not intended to limit the invention to the particular forms disclosed, but on the contrary, the intention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the appended claims.
DETAILED DESCRIPTIONVarious illustrative embodiments of the invention are described below. In the interest of clarity, not all features of an actual implementation are described in this specification. It will of course be appreciated that in the development of any such actual embodiment, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which will vary from one implementation to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking for those of ordinary skill in the art having the benefit of this disclosure.
The present subject matter will now be described with reference to the attached figures. Various structures, systems and devices are schematically depicted in the drawings for purposes of explanation only and so as to not obscure the present disclosure with details that are well known to those skilled in the art. Nevertheless, the attached drawings are included to describe and explain illustrative examples of the present disclosure. The words and phrases used herein should be understood and interpreted to have a meaning consistent with the understanding of those words and phrases by those skilled in the relevant art. No special definition of a term or phrase, i.e., a definition that is different from the ordinary and customary meaning as understood by those skilled in the art, is intended to be implied by consistent usage of the term or phrase herein. To the extent that a term or phrase is intended to have a special meaning, i.e., a meaning other than that understood by skilled artisans, such a special definition will be expressly set forth in the specification in a definitional manner that directly and unequivocally provides the special definition for the term or phrase.
The present disclosure is directed to various novel methods disclosed herein for forming field effect transistors (FETs) and at least a portion of a non-FET circuit element on a semiconductor-on-insulator (SOI) substrate. The methods and devices disclosed herein may be employed in manufacturing products using a variety of technologies, e.g., NMOS, PMOS, CMOS, etc., and they may be employed in manufacturing a variety of different integrated circuit products, e.g., memory products, logic products, ASICs, etc. Of course, the inventions disclosed herein should not be considered to be limited to the illustrative examples depicted and described herein. With reference to the attached figures, various illustrative embodiments of the methods and devices disclosed herein will now be described in more detail. The various layers of material described below may be formed by any of a variety of different known techniques, e.g., a chemical vapor deposition (CVD) process, an atomic layer deposition (ALD) process, a thermal growth process, spin-coating techniques, etc. Moreover, as used herein and in the attached claims, the word “adjacent” is to be given a broad interpretation and should be interpreted to cover situations where one feature actually contacts another feature or is in close proximity to that other feature.
In general, the SOI substrate 102 is comprised of an active semiconductor layer 102A, a bulk semiconductor layer 102C and a buried insulation layer 102B (sometimes referred to as a “BOX” layer) that is positioned between the active layer 102A and the bulk layer 102B. The FET device 171 will be formed in and above the active layer 102A in the FET region, while the non-FET circuit element 170 (or at least a portion thereof) will be formed in and above the active layer 102A and the bulk layer 102C in the non-FET region of the substrate 102. The thickness of the active layer 102A may vary depending upon whether or not the FET device 171 is intended to be a fully depleted device or a partially depleted device. The active layer 102A may be comprised of one or more of any of a variety of different semiconductor materials, e.g., silicon, silicon germanium, germanium, carbon, silicon carbon, any III-V combination material, etc. In some applications, the active layer 102A may be entirely comprised of a single semiconductor material, e.g., silicon or silicon germanium, while, in other applications, the active layer 102A may be comprised of regions of different semiconductor materials. Similarly, the bulk layer 102C may be comprised of any of a variety of different semiconductor materials, and the BOX layer 102B may be comprised of any of a variety of different insulating materials, e.g., silicon dioxide, etc. The thickness of the BOX layer 102B may also vary depending upon the particular application. In one illustrative embodiment, the bulk layer 102C may be silicon, the BOX layer 102B may be comprised of silicon dioxide, and the active layer 102A may be comprised of regions of silicon and regions of silicon-germanium. The techniques used to form such SOI substrates 102 are well known to those skilled in the art.
With continuing reference to
At the point of fabrication depicted in
With reference to
To facilitate further explanation, a reference number 150A has been added to designate the semiconductor material 150 formed above the active region 103A; a reference number 150B has been added to designate the portion of the semiconductor material 150 that begins growing on the upper surface 113 of the bulk layer 102C exposed by the opening 136; and reference numbers 150C, 150D have been added to designate the portions of the semiconductor material 150 that begins growing on the active region 102A1. Of course, when the epi growth process begins, all of the various portions of semiconductor material 150A, 150B, 150C and 1150D will begin to grow at the same time on different growth surfaces. Additionally, all of the regions of the epi semiconductor material 150, wherever formed, will be comprised of the same semiconductor material and they will have the same dopant concentration (if any) since these regions of epi semiconductor material 150 were formed by performing a common epi growth process operation.
More specifically, as shown in
As depicted in
Further aspects of the unitary semiconductor structure 150X and how it is positioned in the active region 103C will be described with reference to
The particular embodiments disclosed above are illustrative only, as the invention may be modified and practiced in different but equivalent manners apparent to those skilled in the art having the benefit of the teachings herein. For example, the process steps set forth above may be performed in a different order. Furthermore, no limitations are intended to the details of construction or design herein shown, other than as described in the claims below. It is therefore evident that the particular embodiments disclosed above may be altered or modified and all such variations are considered within the scope and spirit of the invention. Note that the use of terms, such as “first,” “second,” “third” or “fourth” to describe various processes or structures in this specification and in the attached claims is only used as a shorthand reference to such steps/structures and does not necessarily imply that such steps/structures are performed/formed in that ordered sequence. Of course, depending upon the exact claim language, an ordered sequence of such processes may or may not be required. Accordingly, the protection sought herein is as set forth in the claims below.
Claims
1. A method of forming an integrated circuit product on an SOI substrate, said SOI substrate comprising an active semiconductor layer, a bulk semiconductor layer and an insulating material layer positioned between said active semiconductor layer and said bulk semiconductor layer, the method comprising:
- forming an isolation structure that extends into said bulk semiconductor layer so as to define first and second active regions on said SOI substrate;
- forming a field effect transistor above said first active region, said transistor comprising a source region and a drain region;
- forming an opening in said second active region that removes a portion of said active layer and a portion of said insulating material layer in said second active region, wherein said opening exposes an upper surface of said bulk semiconductor layer in said second active region; and
- performing a common epitaxial growth process so as to form an epi semiconductor material region above each of said source region and said drain region of said transistor and to form a unitary epi semiconductor structure above said second active region, said unitary epi semiconductor structure being formed on and in contact with said exposed upper surface of said bulk semiconductor layer within said opening and on and in contact with an upper surface of said active layer in said second active region.
2. The method of claim 1, wherein said common epitaxial growth process is performed such that an upper surface of said epi semiconductor material regions located above said source region and said drain region and an upper surface of said unitary epi semiconductor structure located above said second active region are all positioned at substantially a same height level relative to an upper surface of said active layer.
3. The method of claim 1, wherein said forming said field effect transistor comprises forming one of a planar field effect transistor device, a FinFET field effect transistor device, an omega gate field effect transistor device or a gate-all-around (GAA) field effect transistor device.
4. The method of claim 1, wherein said unitary epi semiconductor structure comprises at least a portion of one of a horizontal bipolar transistor device, a vertical bipolar transistor device, a junction field effect transistor (JFET) device, a capacitor, a resistor, a diode, a well contact or a well tap.
5. The method of claim 1, wherein said forming said field effect transistor comprises forming a gate electrode that extends across said first active region and at least one other active region in said SOI substrate, wherein said forming said opening in said second active region comprises:
- forming a single etch mask layer that has a first patterned opening that is located at a location that corresponds to a location of said opening and a second patterned opening that is located above a portion of said gate electrode positioned above said isolation structure and between said first active region and said at least one other active region; and
- performing at least one common etching process through said single etch mask layer to form said opening in said second active region and to remove said portion of said gate electrode.
6. The method of claim 1, wherein prior to forming said field effect transistor, the method comprises:
- performing a recess etching process on said isolation structure so as to define an isolation recess above said isolation structure; and
- forming an isolation cap layer in said isolation recess.
7. The method of claim 6, further comprising, after forming said isolation cap layer, forming a layer of gate insulation material on and in contact with said isolation cap layer and on and in contact with an upper surface of said active layer in both said first and second active regions.
8. The method of claim 7, further comprising:
- forming a layer of gate electrode material above said gate insulation layer;
- forming a layer of gate cap material above said layer of gate electrode material; and
- performing at least one etching process so as to pattern said layer of gate cap material and said layer of gate electrode material so as to define at least said gate electrode of a gate structure for said field effect transistor.
9. The method claim 8, wherein, the method further comprises
- forming a single etch mask layer that has a first patterned opening that is located at a location that corresponds to a location of said opening and a second patterned opening that is located above a portion of said gate electrode; and
- performing at least one common etching process through said single etch mask layer to form said opening in said second active region and to remove said portion of said gate electrode.
10. The method claim 1, wherein said unitary epi semiconductor structure comprises an upper portion and a lower portion, wherein said lower portion is positioned within said opening and a lower surface of said lower portion is positioned on and in contact with said upper surface of said bulk semiconductor layer in said second active region, and wherein a lower surface of said upper portion is positioned on and in contact with said upper surface of said active layer in said second active region.
11. The method of claim 1, wherein said unitary epi semiconductor structure comprises an upper portion and a lower portion, said lower portion having a first axial length and a first lateral width and said upper portion having a second axial length and a second lateral width, wherein said second axial length is greater than said first axial length and said second lateral width is greater than said first lateral width.
12. The method of claim 1, wherein said unitary epi semiconductor structure comprises an upper portion and a lower portion and wherein said unitary epi semiconductor structure comprises a recess defined in said upper portion above said lower portion.
13. A method of forming an integrated circuit product on an SOI substrate, said SOI substrate comprising an active semiconductor layer, a bulk semiconductor layer and an insulating material layer positioned between said active semiconductor layer and said bulk semiconductor layer, the product comprising:
- forming an isolation structure that extends into said bulk semiconductor layer so as to define first and second active regions on said SOI substrate;
- performing a recess etching process on said isolation structure so as to define an isolation recess above said isolation structure;
- forming an isolation cap layer in said isolation recess;
- after forming said isolation cap layer, forming a field effect transistor above said first active region, said transistor comprising a source region and a drain region;
- forming an opening in said second active region that removes a portion of said active layer and a portion of said insulating material layer in said second active region, wherein said opening exposes an upper surface of said bulk semiconductor layer in said second active region; and
- performing a common epitaxial growth process so as to form an epi semiconductor material region above each of said source region and said drain region of said transistor and to form a unitary epi semiconductor structure above said second active region, wherein a portion of said unitary epi semiconductor structure is formed on and in contact with said exposed upper surface of said bulk semiconductor layer within said opening and wherein an upper surface of said epi semiconductor material regions located above said source region and said drain region and an upper surface of said unitary epi semiconductor structure are all positioned at substantially a same height level relative to an upper surface of said active layer.
14. The method of claim 13, wherein said unitary epi semiconductor structure comprises an upper portion, wherein a lower surface of said upper portion is formed on and in contact with an upper surface of said active layer in said second active region.
15. The method of claim 13, wherein said unitary epi semiconductor structure comprises an upper portion and a lower portion, wherein said lower portion is positioned within said opening and a lower surface of said lower portion is positioned on and in contact with said upper surface of said bulk semiconductor in said second active region.
16. The method of claim 13, wherein forming said field effect transistor comprises forming a gate electrode that extends across said first active region and at least one other active region in said SOI substrate, wherein forming said opening in said second active region comprises:
- forming a single etch mask layer that has a first patterned opening that is located at a location that corresponds to a location of said opening and a second patterned opening that is located above a portion of said gate electrode positioned above said isolation structure and between said first active region and said at least one other active region; and
- performing at least one common etching process through said single etch mask layer to form said opening in said second active region and to remove said portion of said gate electrode.
17. The method of claim 13, further comprising, after forming said isolation cap layer, forming a layer of gate insulation material on and in contact with said isolation cap layer and on and in contact with an upper surface of said active layer in both said first and second active regions.
18. The method of claim 17, further comprising:
- forming a layer of gate electrode material above said gate insulation layer;
- forming a layer of gate cap material above said layer of gate electrode material; and
- performing at least one etching process so as to pattern said layer of gate cap material and said layer of gate electrode material so as to define at least said gate electrode of a gate structure for said field effect transistor.
19. The method claim 18, wherein the method further comprises
- forming a single etch mask layer that has a first patterned opening that is located at a location that corresponds to a location of said opening and a second patterned opening that is located above a portion of said gate electrode; and
- performing at least one common etching process through said single etch mask layer to form said opening in said second active region and to remove said portion of said gate electrode.
20. The method claim 13, wherein said unitary epi semiconductor structure comprises an upper portion and a lower portion, said lower portion having a first axial length and a first lateral width and said upper portion having a second axial length and a second lateral width, wherein said second axial length is greater than said first axial length and said second lateral width is greater than said first lateral width.
21. The method of claim 20, wherein the unitary epi semiconductor structure further comprises a recess defined in said upper portion above said lower portion.
22. An integrated circuit product formed above an SOI substrate, the SOI substrate comprising an active semiconductor layer, a bulk semiconductor layer and an insulating material layer positioned between said active semiconductor layer and said bulk semiconductor layer, the product comprising:
- an isolation structure that extends into said bulk semiconductor layer so as to define first and second active regions on said SOI substrate;
- a field effect transistor positioned above said first active region, said field effect transistor comprising a source region and a drain region;
- an opening defined in said second active region that extends to an upper surface of said bulk semiconductor layer in said second active region;
- an epi semiconductor material region positioned above each of said source region and said drain region of said transistor; and
- a unitary epi semiconductor structure positioned above said second active region, said unitary epi semiconductor structure having an upper portion and a lower portion, wherein a lower surface of said lower portion is positioned on and in contact with said upper surface of said bulk semiconductor layer within said opening, a lower surface of said upper portion is positioned on and in contact with said active layer in said second active region and an upper surface of said epi semiconductor material regions located above said source region and said drain region and an upper surface of said upper portion of said unitary epi semiconductor structure are all positioned at substantially a same height level relative to an upper surface of said active layer.
23. The product of claim 22, wherein said field effect transistor comprises one of a planar field effect transistor device, a FinFET field effect transistor device, an omega gate field effect transistor device or a gate-all-around (GAA) field effect transistor device.
24. The product of claim 22, further comprising an isolation cap layer positioned in said isolation structure.
25. The product of claim 22, wherein said lower portion has a first axial length and a first lateral width and said upper portion has a second axial length and a second lateral width, wherein said second axial length is greater than said first axial length and said second lateral width is greater than said first lateral width.
26. The product of claim 22, further comprising a recess defined in said upper portion above said lower portion.
Type: Application
Filed: Feb 18, 2016
Publication Date: Aug 24, 2017
Inventors: Xusheng Wu (Ballston Lake, NY), Hui Zang (Guilderland, NY)
Application Number: 15/047,137