METHOD FOR PATTERNING A SEMICONDUCTOR STRUCTURE
A method for patterning a semiconductor structure is provided, including forming an additional third material layer on a thinner portion of a second material layer to be an etching buffer layer. The removed thickness of the thinner portion of the second material layer covered by the third material layer during an etching back process is therefore reduced.
The invention relates to semiconductor manufacturing, and more particularly to a method for patterning a semiconductor structure.
2. Description of the Prior ArtDynamic random access memory (DRAM) is one kind of volatile memory. A DRAM device usually includes an array region comprising plural memory cells and a peripheral region comprising control circuit. The control circuits in the peripheral region may address each of the memory cells in the array region by plural columns of word lines and plural rows of bit lines traversing the array region and electrically connected to each of the memory cells to perform reading, writing or erasing data. In advanced semiconductor manufacturing, the chip size of a DRAM device may be dramatically scaled down by adopting a buried word-line or a buried bit-lines structure, allowing the active areas of the memory cells being arranged at a dense pitch.
In advanced semiconductor manufacturing, multiple patterning technologies are widely adopted for forming target patterns having delicate dimensions and dense pitches. In a typical multiple patterning process, the target layout pattern is decomposed into several component layout patterns. The component layout patterns are then respectively printed onto a set of photo masks. By performing multiple patterning processes, such as photolithography-etching processes, the component layout patterns are sequentially transferred from the photo masks to a semiconductor substrate in an overlapping manner thereby collectively reproducing the target pattern on semiconductor substrate.
Multiple patterning technologies including self-aligned-double-patterning (SADP) processes Or sidewall-image-transfer (SIT) processes are the most popular approaches for forming dense array patterns. The main advantage of an SADP process is that it is able to form dense patterns having a small pitch beyond the resolution limit of the photolithography process. During a SADP process, a first patterning process is carried out to form plural mandrel structures on a semiconductor substrate. The mandrel structures are arranged in a pitch twice of that of the array pattern to be formed. Spacers having etching selectivity with respect to the mandrel structures are then formed on sidewalls of the mandrel structures. After forming the spacers, a material layer is formed filling up the remaining spaces between the mandrel structures. The spacers are then removed, leaving the mandrel structures and the material layer on the semiconductor substrate. An etching mask process is then performed, using the mandrel structures and the material layer as an etching mask to etch away the semiconductor substrate not covered by the mandrel structures and the material layer, thereby transferring the pattern defined by the mandrel structures and the material layer to the semiconductor substrate to define a partial array pattern in the semiconductor substrate. Because the spacers between the mandrel structures and the material layer are self-aligned to the sidewalls of the mandrel structures, the partial array pattern substantially has half of the pitch of the mandrel structures, i.e. the pitch of the target array pattern to be formed. Subsequently, one or more patterning processes are performed on the semiconductor substrate to cut or remove some portions of the partial array pattern, thus producing the target array pattern on the semiconductor substrate. Compared with the mandrel structures, the target array pattern has a doubled pattern density.
However, some difficulties have been encountered when applying the SADP process to form the array pattern of a DRAM device because the dramatic pattern density differences between the array region and the peripheral region may cause a loading effect to the SADP process, making it difficult to control the thickness and uniformity of the material layer used in the SADP process, which may cause deformation of patterns due to insufficient thickness of the material layer or unexpected patterns and residues due to too much thickness of the material layer. These problems are still need to be overcome.
SUMMARY OF THE INVENTIONIt is one objective of the present invention to provide a method for patterning a semiconductor structure which is able to improve the loading effect caused by pattern density difference between a dense pattern region and a sparse pattern region (such as an array region and a peripheral region of a DRAM device) in an SADP process.
According to one embodiment of the present invention, a method for patterning a semiconductor structure is provided. A substrate having an array region and a peripheral region is provided. A hard mask layer is formed on the substrate. A first material layer is formed on the hard mask layer. The first material layer is patterned to form a plurality of first material structures on the array region wherein the first material layer on the peripheral region is completely removed. A sacrificial layer is formed on sidewalls of the first material structures. A second material layer is formed on the substrate and completely covering the array region and the peripheral region. A third material layer is formed on the second material layer on the peripheral region. An etching back process is performed to remove a portion of the second material layer on the array region and at least a portion of the third material layer on the peripheral region until the sacrificial layer is exposed. The sacrificial layer is removed to form a plurality of spaces between the second material layer and the first material structures. The hard mask layer is patterned by being etched through the spaces between the second material layer and the first material structures.
According to another embodiment of the present invention, a method for patterning a semiconductor structure is provided. A substrate having an array region and a peripheral region is provided. A hard mask layer is formed on the substrate. A first material layer is formed on the hard mask layer. The first material layer on the array region is patterned to form a plurality of first material structures, wherein the first material layer on the peripheral region is not patterned and completely covers the peripheral region. A sacrificial layer is formed on sidewalls of the first material structures and a sidewall of the first material layer along a boundary between the array region and the peripheral region. A second material layer is formed on the sacrificial layer and completely covers the array region and the peripheral region. A third material layer is formed on the second material layer on the array region. An etching back process is performed to completely remove the third material layer and a portion of the second material layer until the sacrificial layer is exposed. The sacrificial layer is removed to forma plurality of first spaces between the second material layer and the first material structures and a second space along the boundary between the array region and the peripheral region. The hard mask layer is patterned by being etched through the first spaces and the second space.
After patterning the hard mask layer on the array region, another patterning process may be carried out to pattern the hard mask layer on the peripheral region and also pattern the partially patterned hard mask layer on the array region thereby obtaining a completely patterned hard mask layer. Afterward, the substrate may be etched using the completely patterned hard mask layer as an etching mask to form the target array pattern and the peripheral pattern in the substrate.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
The accompanying drawings are included to provide a further understanding of the embodiments, and are incorporated in and constitute apart of this specification. The drawings illustrate some of the embodiments and, together with the description, serve to explain their principles. In the drawings:
To provide a better understanding of the present invention to those of ordinary skill in the art, several exemplary embodiments will be detailed as follows, with reference to the accompanying drawings using numbered elements to elaborate the contents and effects to be achieved.
Please refer to
The substrate 10 may be a silicon substrate, an epitaxial substrate, a silicon germanium substrate, a silicon carbide substrate, or a silicon-on-insulator (SOI) substrate, but not limited thereto. The substrate 10 may have a single layered structure or a multi-layered structure. A hard mask layer 16 is formed on the substrate 10 and completely covering the array region 12 and the peripheral region 14. The hard mask layer 16 may have a single-layered structure or a multi-layered structure and may include a silicon oxide layer, a silicon nitride layer, an amorphous carbon based advanced patterning film (APF), or any a suitable material having etching selectivity with respect to the substrate 10 to be the etching mask when etching the substrate 10 in subsequent processes. A first material layer 18 (not shown) is then formed on the hard mask layer 16. The material of the first material layer 18 has an etching selectivity with respect to the hard mask layer 16. For example, the first material layer 18 may be an organic dielectric layer (ODL) which may be formed and self-leveled on the substrate 10 by its fluidity and then be cured to have an expected hardness to be an etching mask for etching the hard mask layer 16. Optionally, an anti-reflection coating layer 19 may be formed on the first material layer 18. According to an embodiment, the anti-reflection coating layer 19 may be a silicon-containing hard-mask bottom anti-reflection coating layer. Subsequently, the first material layer 18 on the array region 12 is patterned into a plurality of first material structures 18a, while the first material layer 18 on the peripheral region 14 is completely removed. According to an embodiment, the first material structures 18a are parallel with each other and spaced apart from each other by the spaces 18b. A portion of the hard mask layer 16 on the array region 12 is exposed from the spaces 18b. The hard mask layer 16 on the peripheral region 14 is completely exposed since the first material layer 18 on the peripheral region 14 is completely removed. The first material structure 18a has a sidewall 18d and a top surface 18c.
Please refer to
Please refer to
Please refer to
Please refer to
Please refer to
Please refer to the upper portion of
Please refer to the lower portion of
Please refer to
Please refer to
Please refer to
Please refer to
Please refer to
According to the illustrated embodiment, the third material layer 64 is formed on the thinner portion of the second material layer 62, that is, the second material layer 62 on the array region 52 to serve as an etching buffer layer for the second material layer 62. During the etching back process 70, the etching of the second material layer 62 covered by the third material layer 64 is postponed until the third material layer 64 is completely removed. The second material layer 62 on the array region 52 is substantially etched for a time shorter than the second material layer 62 on the peripheral region during the etching back process 70. Therefore, the removed thickness t7 of the second material layer 62 on the array region 52 is smaller than the removed thickness t6 of the second material layer 62 on the peripheral region 54. In this way, the second material layer 62 having the thickness t6 on the peripheral region 54 may be completely removed to expose the sacrificial layer 60 on the first material layer 58 without concerning the second material layer 62 on the array region 52 being over-etched to a thickness not enough for being an etching mask layer against the subsequent hard mask etching process 80 (shown in
Please refer to
Please refer to the upper portion of
Please refer to the lower portion of
The method provided by the present invention may overcome the problems caused by a loading effect of the SADP process. The method provided by the present invention makes SADP process applicable for patterning the array region without causing side effects to the peripheral region. By forming a third material layer overlapping on a thinner portion of the second material layer as an etching buffer layer to compensate the thickness variation of the second material layer, over-etching of the second material layer may be prevented. The first material layer and the second material layer used in an SADP process are preferably made of the same material, and the third material layer is preferably made of a material having etching property similar with the second material layer, allowing the third material layer and the second material layer to be removed by the same etching or strip process. Extra etching or strip processes to remove the third material layer may be omitted. The present invention is able to overcome the SADP loading effect problem by a simple and convenient method.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Claims
1: A method for patterning a semiconductor structure, comprising:
- providing a substrate having an array region and a peripheral region;
- forming a hard mask layer on the substrate;
- forming a first material layer on the hard mask layer;
- patterning the first material layer to form a plurality of first material structures on the array region and completely remove the first material layer on the peripheral region;
- forming a sacrificial layer on sidewalls of the first material structures;
- forming a second material layer completely covering the array region and the peripheral region;
- forming a third material layer covering the second material layer on the peripheral region;
- performing an etching back process to remove a portion of the second material layer on the array region and at least a portion of the third material layer on the peripheral region until the sacrificial layer is exposed;
- removing the sacrificial layer to form a plurality of spaces between the second material layer and the first material structures; and
- etching the hard mask layer through the spaces to pattern the hard mask layer.
2: The method according to claim 1, wherein whole of the third material layer and a portion of the second material layer on the peripheral region are removed after the etching back process.
3: The method according to claim 2, wherein the hard mask layer on the peripheral region is completely covered by a remaining portion of the second material layer after the etching back process.
4: The method according to claim 1, wherein a portion of the third material layer remains on the second material layer on the peripheral region after the etching back process.
5: The method according to claim 1, wherein the sacrificial layer further covers top surfaces of the first material structures.
6: The method according to claim 5, wherein the portion of the sacrificial layer on the top surfaces of the first material structures is completely exposed after the etching back process.
7: The method according to claim 1, further comprising a strip process to remove the first material structures and the second material layer after etching the hard mask layer.
8: The method according to claim 1, wherein the sacrificial layer comprises silicon nitride.
9: The method according to claim 1, wherein the first material layer and the second material layer are organic dielectric layers (ODL) and the third material layer is a photoresist layer.
10: The method according to claim 1, wherein a removed thickness of the second material layer on the array region is larger than a removed thickness of the second material layer on the peripheral region.
11: A method for patterning a semiconductor structure, comprising:
- providing a substrate having an array region and a peripheral region;
- forming a hard mask layer on the substrate;
- forming a first material layer on the hard mask layer;
- patterning the first material layer on the array region into a plurality of first material structures, wherein the first material layer on the peripheral region is not patterned and completely covers the peripheral region;
- forming a sacrificial layer on sidewalls of the first material structures and a sidewall of the first material layer along a boundary between the array region and the peripheral region;
- forming a second material layer completely covering the array region and the peripheral region;
- forming a third material layer covering the second material layer on the array region;
- performing an etching back process to completely remove the third material layer and a portion of the second material layer until the sacrificial layer is exposed;
- removing the sacrificial layer to form a plurality of first spaces between the second material layer and the first material structures and a second space along the boundary between the array region and the peripheral region; and
- etching the hard mask layer through the first spaces and the second space to pattern the hard mask layer.
12: The method according to claim 11, wherein third material layer extends laterally to overlap a portion of the second material layer on the peripheral region and has an edge adjacent to the boundary between the array region and the peripheral region.
13: The method according to claim 11, further comprising performing a descum process after the etching back process to expose the sacrificial layer on the sidewall of the first material layer.
14: The method according to claim 11, wherein the sacrificial layer further covers top surfaces of the first material structures and a top surface of the first material layer.
15: The method according to claim 14, wherein the portion of sacrificial layer on the top surfaces of the first material structures and the top surface of the first material layer is completely exposed after the etching back process.
16: The method according to claim 11, further comprising performing a strip process to remove the first material structures, the first material layer and the second material layer after etching the hard mask layer.
17: The method according to claim 11, wherein the sacrificial layer comprises silicon nitride.
18: The method according to claim 11, wherein the first material layer and the second material layer are organic dielectric layers (ODL) and the third material layer is a photoresist layer.
19: The method according to claim 11, wherein a removed thickness of the second material layer on the peripheral region is larger than a removed thickness of the second material layer on the array region.
Type: Application
Filed: May 1, 2018
Publication Date: Nov 7, 2019
Inventors: Li-Wei Feng (Kaohsiung City), Ming-Te Wei (Changhua County), Yu-Chieh Lin (Kaohsiung City), Ying-Chiao Wang (Changhua County), Chien-Ting Ho (Taichung City)
Application Number: 15/968,680