SEMICONDUCTOR DEVICE AND METHOD
Disclosed herein is a method for forming a semiconductor package. The method includes providing a first releasable chip carrier attached to a conductive layer. A circuit layer is formed on a surface of the conductive layer and a dielectric layer is applied over a surface of the circuit layer. A second releasable chip carrier is attached to a surface of the dielectric layer and the first releasable chip carrier is released from the conductive layer via facilitation of a first activating source. The circuitry of the circuit layer is operationally tested.
This application is a continuation-in part of continuation-in-part application Ser. No. 15/405,700, filed Jan. 13, 2017; U.S. Nonprovisional application Ser. No. 15/211,631, filed Jul. 15, 2016; U.S. application Ser. No. 15/211,290, filed Jul. 15, 2016; U.S. application Ser. No. 15/211,384, filed July 15, 2016; U.S. application Ser. No. 15/211,481, filed on Jul. 15, 2016; and claims priority to U.S. Provisional Patent Application No. 62/388,023 filed Jan. 14, 2016; each of which is incorporated herein by reference in its entirety.
FIELD OF THE TECHNOLOGYThe subject matter disclosed herein generally relates to the fabrication of semiconductor devices. More particularly, the subject matter relates to a semiconductor device having a layered interconnect structure.
BACKGROUNDIn known wafer level packaging (WLP) processes, a carrier wafer may be laminated to dicing tape and known good die are placed face down. The wafer may then be compression molded to encapsulate it and then the wafer carrier and tape may be removed. The molding compound may then be used to carry the fan-out area and to protect the chip backside. Redistribution layers may be created on the exposed die faces, the I/O may be rerouted, solder balls may be placed, and the die may be singulated. In other conventional non wafer level processes, methods include slicing the wafer into individual die and then packaging them.
Few semiconductor packaging and assembly techniques currently utilize embedded conductive circuits. When utilized, most embedded circuit implementations include a conductive circuit layer that is patterned onto a surface of a metal core base layer. A dielectric material is then layered onto the conductive circuit followed by the application of a thin layer of conductive layer. This foil is then etched to complete the circuit.
However, there are various limitations inherent in these known processes. Therefore, improved layering structures for semiconductor devices would be well received in the art.
SUMMARYAccording to one embodiment, a method for forming a semiconductor package comprises: providing a first releasable chip carrier attached to a conductive layer; forming a circuit layer on a surface of the conductive layer; applying a dielectric layer over a surface of the circuit layer; attaching a second releasable chip carrier to a surface of the dielectric layer; releasing, via facilitation of a first activating source, the first releasable chip carrier from the conductive layer; and operationally testing circuitry of the circuit layer.
According to another embodiment, a method for forming semiconductor packages comprises: providing a first releasable chip carrier attached to a conductive layer; forming a circuit layer on a surface of the conductive layer; applying a dielectric layer over a surface of the circuit layer; attaching a second releasable chip carrier to a surface of the dielectric layer; releasing, via facilitation of a first activating source, the first releasable chip carrier from the conductive layer; and operationally testing first circuitry and second circuitry of the circuit layer.
According to another embodiment, a releasable carrier structure comprises: a first releasable chip carrier; a carrier conductive layer; a first releasable tape layer placed between the first releasable chip carrier and the carrier conductive layer, wherein the first releasable tape layer attaches the first releasable chip carrier to the carrier conductive layer, and wherein the first releasable tape layer is configured to release the first releasable chip carrier from the carrier conductive layer after being exposed to an activating source; a dielectric layer formed over a surface of a circuit layer formed over the carrier conductive layer; a second releasable chip carrier; and a second releasable tape layer placed between the second releasable chip carrier and the dielectric layer, wherein the second releasable tape layer attaches the second releasable chip carrier to the dielectric layer, and wherein the second releasable tape layer is configured to release the second releasable chip carrier from the dielectric layer after being exposed to the activating source.
The present invention advantageously provides a simple method and associated system for forming a semiconductor package.
The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims included at the conclusion of this specification. The foregoing and other features and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:
A detailed description of the hereinafter-described embodiments of the disclosed apparatus and method are presented herein by way of exemplification and not limitation with reference to the Figures.
Referring to
To create or fabricate the carrier structure 10, the adhesive layer 129 may be applied to one of the releasable carrier 120 or the conductive layers 101 in a first step. The other of the releasable carrier 120 or the conductive layers 101 may then be attached. The adhesive layer 129 may include one or more layers such as a base with adhesive on one or both sides of the base (i.e. a double-sided tape).
As shown in
One embodiment of a structure of the thermal sensitive adhesive 131 is shown in
Alternatively, the adhesive layer 129 may include a UV sensitive adhesive 132 on one or each side of a double-sided tape, as shown in
One embodiment of a structure of the UV sensitive adhesive 132 is shown in
In other embodiments, the double-sided tape may include two different adhesives, one on each side. For example, the double-sided tape may include a thermal sensitive adhesive on one side and a UV sensitive adhesive on the other. In still another embodiment, the double-sided tape may include a UV sensitive adhesive on one side and a no-release adhesive on the other side. In another embodiment, a pressure sensitive adhesive may be applied to one side of the double-sided tape while the other side includes the UV sensitive adhesive or the thermal sensitive adhesive. It should be understood that different adhesive combinations are contemplated for the double-sided tape in order to accomplish different release circumstances depending on the engineering requirements of a particular process or fabrication.
Attached to the releasable carrier 120 with the adhesive layer 129 are the conductive layers 101. The conductive layers 101 may include both the carrier foil 128 and the thin foil 127. The carrier foil 128 may be releasable from the thin foil 127 by mechanically pulling the carrier foil 128 from the thin foil 127 to expose the thin foil 127. In other embodiments, adhesives or a double-sided tape may be applied between the carrier foil 128 and the thin foil 127 which may release the carrier foil 128 from the thin foil 127 in a manner similar or the same as the releasable carrier 120 releases from the conductive layers 101 with the adhesive layer 129. The carrier foil 128 may be a thicker layer than the thin foil 127. In one embodiment, the carrier foil 128 may be 50 μm-70 μm. In one embodiment, the thin foil 127 may be between 1 μm and 5 μm. However, these thicknesses are exemplary and thicker or thinner layers may be appropriate in some embodiments.
Referring now to
The thermal barrier coatings 141, 142, 143 may be applied as a layer between any release interface in the carrier structure 10. Both sides of the adhesive layer 129 may include a thermal barrier coating. The thermal barrier coatings 141, 142, 143 may be micron size fillers that may be applied to appropriate layers of the carrier structure 10 and more specifically the adhesive layer 129. These filler particles may be hollow ceramic insulative spheres in one embodiment. The thermal barrier coatings 141, 142, 143 may be adjusted to the desired thickness to provide the necessary protection for the layers of the carrier structure 10 and the thermal sensitive adhesive 131 (or the UV, pressure sensitive, or other adhesives described above). The thermal barrier coatings 141, 142, 143 may be applied by various methods such as thermal spray.
Referring to
Whatever the embodiment, the releasable carrier 120 may be configured to release from the rest of the carrier structure 10 from the conductive layers 101 when exposed to an activating source, such as a UV source or a heat source as described herein above. The activating source may require no physical contact with the releasable carrier 120 to activate the adhesive layer 129 and release the releasable carrier in a manner consistent with that described herein. Further, the activating source may be a non-mechanical activating source and may create a clean release such that the releasable carrier 120 is reusable for additional fabrication processes. Further, the releasable carrier 120 may include three release points: a first release point between the thin foil 127 and the carrier foil 128; a second release point between the carrier foil 128 and the adhesive layer 129 or releasable tape; and a third between the releasable carrier 120 and the adhesive layer 129 or releasable tape.
It should further be understood that the carrier structures described herein may be used on any panel size or format, from wafer to large panel processes. Further the carrier structures described herein may be used on standard build up processes or sputtering methods. Further, the carrier structures may expand fan out wafer level packaging to sizes beyond the current 12″ diameter standard. Moreover, the carrier structures may be capable for any panel size format including rectangular, square or circular. Further, the carrier structures and accompanying methods described herein may be compatible with wirebond, flip chip, integrated passive devices, conventional passives and multi-die structures.
Referring back to the process of
Referring now to
It should be understood that the conductive circuit 152 may be referred to herein as an “embedded circuit.” “Embedded,” as defined herein, means a process or product where a conductive circuit or layer is built in adjacent contact with a conductive layer, the conductive layer being etched away or otherwise removed to complete the conductive circuit of the substrate. Prior to etching, the thin foil sheet would short any circuit upon which the embedded substrate is built. In each of these “embedding” processes, the conductive layer is etched away to complete the functional conductive circuit.
Referring now to
In
Once the substrate layer 155 is completed, before the next step, the electrical and/or mechanical properties of each die attach location may be tested or viewed with a vision system to determine good known die attach locations. This vision testing may be accomplished before the conductive circuit 152 is etched or completed and while the thin foil layer 127 remains attached. The insulative layer 107 may be comprised of PID material to facilitate the imaging at this stage prior to attachment of the semiconductor die 112. The imaging may determine whether the elements of the conductive circuit are ready for placement or are instead defective. It should be understood that the view shown in
Referring now to
Thus, the conductive circuit 152 may include a first element 160 having a first portion such as the structure 110 in physical contact with the semiconductor die 112 and at least substantially coplanar with the second surface 157 of the insulative material and the substrate 155. The first element 160 may further include a second portion such as the structure 105 that is at least substantially co-planer with the first surface 156 of the substrate 155. The first structure 110 and the second structure 105 may have different geometries.
Referring now to
Referring to
Referring now to
As shown in
Referring now to
Thus, the fabrication process described with respect to
It should be understood that the above steps described with respect to
Further, the carrier structure 10 may be configured to allow for separation in a timely release sequence. The concept allows for separation at certain predetermined or preplanned stages in an assembly or fabrication process. In the embodiment above, the carrier structure 10 goes through RDL circuit patterning, dielectric build up, lamination and assembly (flip chip attach and molding). The phase where the releasable carrier 120 is separated from the package is after the molding process of the semiconductor die 112. The adhesive layer 129 or double sided tape is configured to maintain adhesion as the carrier goes through different processes, especially during heating steps such as reflow processes.
At this point in the process, the semiconductor die 112 is attached to the embedded substrate 155. The embedded substrate 155 has the first surface 156 and the second surface 157. The embedded substrate 155 includes the insulator layer 107 and at least a portion of a conductive circuit 152 within the insulator layer 107. The embedded substrate includes the etched layer 158 of the conductive etched thin foil 127. The etched layer 158 may be attached to the conductive circuit 152. The semiconductor die 112 is attached to the second surface 157 while the etched layer 158 of the conductive material is attached to the opposing first surface 156.
Thus, disclosed herein is a method for making a semiconductor device, such as the semiconductor device 100. The method may include patterning a conductive circuit, such as the conductive circuit 152 on a conductive layer, such as the thin foil 127. The method may include applying an insulator material, such as the insulative material 107, over the conductive circuit to create a substrate, such as the substrate 155, having a first surface and a second opposing surface, where the conductive layer is located on the first surface. The method may include attaching a semiconductor die, such as the semiconductor die 112, to the second surface of the substrate. The method may then include etching or removing the conductive layer to create a completed circuit. The method may include providing a releasable carrier, such as the releasable carrier 120, attached directly or indirectly to the conductive layer, encapsulating the semiconductor die after the attaching the semiconductor die, and removing the releasable carrier from the conductive layer after the encapsulating of the semiconductor die.
Another embodiment may include a method for making a semiconductor device, such as the semiconductor device 100. The method may include providing a releasable carrier, such as the releasable carrier 120, attached to a conductive layer, such as the thin foil 127. The method may include patterning a conductive circuit, such as the conductive circuit 152, on a surface of the conductive layer. The method may include applying an insulative material, such as the insulative material 107, at least partially covering the conductive circuit. The method may include releasing the releasable carrier from the conductive layer and facilitating the releasing with an activating source. This facilitating may occur without the activating source making physical contact with the releasable carrier. The method may include raising the temperature of an adhesive, such as the adhesive layer 129, located between the releasable carrier and the conductive layer, to a temperature between 150° C. and 300° C. The method may include attaching a semiconductor die, such as the semiconductor die 112, to at least portions of the conductive circuit. The method may include encapsulating the semiconductor die before the releasing the releasable carrier. The method may further include including activating the adhesive with the activating source to facilitate the releasing. The method may further include applying thermal release adhesive on one or both sides of a double sided tape of the adhesive. The method may alternatively or additionally include applying UV release on one or both sides of the double sided tape. Still further, the method may include removing the carrier foil layer from the thin foil layer after the releasable carrier has been released. Moreover, the method may include reusing the releasable carrier for making a second semiconductor device.
Referring now to
Referring to
Referring now to
Consistent with the embodiments described hereinabove, semiconductor device 50 may be fabricated on a carrier structure 310 having a releasable carrier 320, an adhesive layer 329 and a releasable foil layer 301. The substrate 355 may be built upon the releasable carrier, which may include the adhesive layer 329 which may be thermally or UV activated. As shown, the semiconductor die 312 may be encapsulated with the second mold material 314 before the releasable carrier 320 has been removed or released from the substrate 355 and the package structure.
The first mold material 307 and the second mold material 314 may be a thermoplastic mold compound which is able to soften upon heating, and is capable of being hardened upon cooling. This softening and hardening may be repeatable for additional heat applications without compromising the integrity of the eventually hardened compound. This may be particularly advantageous for embodiments in the present invention, which may require additional heat applications for removing the releasable carrier 320, in the case that the adhesive layer 329 is a thermally releasable compound. The first mold material 307 may not be mixed with thermosetting dielectric materials. The first mold compound 307 may function in a similar manner to thermosetting dielectric materials such as ABF film and PID and other dielectric materials, but the first mold compound 307 may actually be a thermoplastic compound. The first mold material 307 layer may also be thinner than the second mold material 314 layer, as the first mold material 307 is configured to function as a prepreg or dielectric encapsulate material.
In one embodiment, the second mold material 314 may be different than the first mold material 307. It may be particularly advantageous in some fabrication processes for the first mold material 307 to have a lesser filler content than the second mold material 314. Similarly, the first mold material 307 may have a filler size that is less than the second mold material 314. By having a greater filler content and filler size than the first mold material 307, the second mold 314 material may prevent warpage and may be particularly advantageous. Having a lower filler content and filler size for the first mold material 307 may be desirable for achieving precise and thin fill dimensions necessary for creating substrate layers.
Overall, this double mold process may allow for packages with redistribution layers to be processed by the sole use of thermoplastic molding compounds and without the use of thermosetting dielectric materials, in one embodiment. There are benefits of using thermosetting mold compounds for the entire package structure resulting in less mismatch in material properties such as CTE, Tg, and resin rheology. This may allow the material and process adjustment to control warpage and other reliability concerns. The double mold process may be incorporated into current assembly line infrastructures already designed to handle mold compound materials. In the case of a multi-layer package design, the package construction may require a combination of thermosetting and thermoplastic materials. It should further be understood that dielectric substrate layers may be applied below the first substrate layer 355 once the carrier assembly 310 has been removed and the thin foil has been etched in the manner described hereinabove. Thus, the single substrate layer 355 adjacent to the semiconductor die 312 may be made with mold in the manner described herein, but additional layers may be built up in a standard build-up process using dielectric materials.
Another embodiment contemplated is a method of making a semiconductor device that includes providing a substrate, such as the substrate 355, that includes a first mold material, such as the first mold material 307, and a conductive circuit, such as the conductive circuit 352, in the first mold material. The method may include providing a semiconductor die, such as the semiconductor die 312. The method may include attaching the semiconductor die to the conductive circuit and encapsulating the semiconductor die with at least one of the first mold material or a second mold material, such as the second mold material 314. The method may include preventing the mixing of the first mold material with thermosetting dielectric materials. The method may include encapsulating the semiconductor die with the second mold material. The method may include created an embedded the conductive circuit by etching a conductive layer or sheet. The method may further include insulating an entire package structure of a semiconductor device by the sole use of one or more mold compounds. The method may further include providing a thermally activated releasable carrier, such as the releasable carrier 320, building a substrate, such as the substrate 355, upon the thermally activated releasable carrier, attaching the conductive circuit before the thermally activated releasable carrier is removed from the substrate. The method may include exposing the thermally activated releasable carrier to an appropriate temperature, and releasing the thermally activated releasable carrier.
The semiconductor device 400 may include the interconnect joint structure 401 in the substrate 455 creating a capture pad 405. The interconnect joint structure 401 may include a copper layer 410 and an adjacent top nickel layer 411 and an adjacent bottom nickel layer 412. Thus, the interconnect joint structure 401 may define a capture pad 405 which includes the first nickel layer 411 followed by the copper layer 410 and the second nickel layer 412. This interconnect joint structure 401 may be found in a single layer of the insulative material 407 or a single applied layer of the substrate 455. The semiconductor die 412 may be attached to the substrate 455 in this manner without a via. In one embodiment, the substrate 455 and the interconnect joint structure 401 may be formed using a build-up process. In another embodiment, a subtractive process may be utilized (i.e. with laser ablation of the insulative material, for example). While the layers 411, 412 have been described as nickel, other embodiments are contemplated where the layers 411, 412 are made of other metals, such as zink or other plating metals.
The nickel layers 411, 412 may be plated layers that are particularly configured to protect during solder or pillar attachment of the semiconductor die 412 when very thin insulative encapsulation layers are necessary. For example, if the insulative layer 407 is very thin (i.e. below 12 μm thick), the insulative layer 407 (e.g. dielectric, PID or ABF film) may act as a soldermask defined (SMD) for the pad opening. The nickel layers 411, 412 may provide a barrier to prevent copper consumption by solder (Sn—Pb) during joint intermetallic formation using pillars 420 and solder balls (as shown in
An additional nickel layer 415 may be provided adjacent to the first surface 456. This nickel layer 415 may function as an etch stop barrier during thin foil etching from a carrier structure as described hereinabove. A copper layer 416 may be provided above the nickel layer 415. The nickel layer 415 may control the integrity of fine line circuits (e.g. 2 μm) of the conductive circuit 452 from over etching and poor etching tolerances. Other suitable plating materials are also contemplated other than nickel to provide a barrier, such as zinc.
Referring now to
Another embodiment includes a method for making a semiconductor device that includes providing a substrate, such as the substrate 455, and an insulative layer, such as the insulative layer 107 over the conductive circuit. The method may include forming a capture pad, such as the capture pad 405, in the substrate including a first layer of nickel, such as the first nickel layer 411, a layer of copper over the first nickel layer, such as the layer of copper 412, and a second layer of nickel over the layer of copper, such as the second layer of nickel 411. The method may include etching a layer of copper foil, such as the thin foil on a surface of the substrate. The method may include including the first layer of nickel, the layer of copper, and the second layer of nickel within a single layer of the insulator. The method may include providing a semiconductor die, such as the semiconductor die 512, and attaching the semiconductor die to at least a portion of the conductive circuit without a via. The method may include providing a nickel layer, such as the nickel layer 415, in the substrate to act as an etch stop barrier between the etched foil layer and the conductive circuit. The method may include the semiconductor die including solder balls, such as the solder balls 514, and attaching the solder balls to at least one of the first and second layers of nickel.
Referring back to
In this embodiment, the copper layer 614 and the aluminum layer 616 may be a copper layer bonded on an aluminum carrier held by an adhesive, such as an organic adhesive. In another embodiment, the copper layer 614 may be welded along the edges through ultrasonic welding to the aluminum layer 616. In both the cases of bonding with an adhesive and welding around the edges, the aluminum layer 616 may be released from the copper layer 614, as shown, by cutting the material inside the adhesive or welded area. Inside this adhesive or welded area, the copper layer 614 may not be adhered or welded to the aluminum layer 616.
Thus, in this embodiment, the copper layer 614 is attached to the to the releasable tape layer 612, which may be also adhered or attached to the carrier layer 610. The edges of the aluminum layer 616 may remain adhered or welded to the copper layer 614 but the remainder of the aluminum layer 616 may not be adhered or attached to the copper layer 614. Once the edges are cut away, the aluminum layer 616 separates freely from the copper layer 614, as shown in the second step. In the third step, the copper layer 614 may be etched to create a circuit. From there, later steps (not shown) may include building up layer(s) on the copper layer 614 and bonding a chip to the built copper layer(s) 614. Once the chip construction is complete, activation may occur to release the carrier layer 610 and the releasable tape layer 612 at the release points 620, 618, respectively. In this manner, only two activated release points 620, 618 are contemplated.
Other examples are contemplated, as described above. A releasable tape layer 712 is shown attached to the carrier layer 710 in a layer above the carrier layer 710. In one embodiment, the releasable tape layer 712 may be REVALPHA tape or the like. In this embodiment, an aluminum layer 716 is shown attached to the releasable tape layer 712 in a layer above the releasable tape layer 712. A copper layer 714 is shown attached to the aluminum layer 716 in a layer above the aluminum layer 716. Thus, a four layer structure is shown having the layers 710, 712, 716, 714. In this embodiment, two release points are contemplated: a first release point 718 between the glass layer 710 and the releasable tape layer 712, and a second release point 720 between the releasable tape layer 712 and the aluminum layer 716.
In this embodiment, the aluminum layer 716 is attached to the to the releasable tape layer 712, which may be also adhered or attached to the carrier layer 710. In a second step, the copper layer 714 may be etched to create a circuit. From there, later steps (not shown) may include building up layer(s) on the copper layer 714 and bonding a chip to the built copper layer(s) 714. Once the chip construction is complete, activation may occur to release the carrier layer 710 and the releasable tape layer 712 at the release points 720, 718, respectively. In this manner, only two activated release points 720, 718 are contemplated. Once the chip construction is complete and the carrier layer 710 and releasable tape layer 712 are removed, the aluminum layer 716 may be exposed. From here, the aluminum layer 716 may be removed by preferential etching whereby the aluminum layer 716 is removed without effecting the copper layer 714. This removal of the aluminum layer 716 may require one, two, or more chemicals.
Referring now to
multiple semiconductor packages) as described with respect to the steps illustrated in
Elements of the embodiments have been introduced with either the articles “a” or “an.” The articles are intended to mean that there are one or more of the elements. The terms “including” and “having” and their derivatives are intended to be inclusive such that there may be additional elements other than the elements listed. The conjunction “or” when used with a list of at least two terms is intended to mean any term or combination of terms. The terms “first” and “second” are used to distinguish elements and are not used to denote a particular order.
While the invention has been described in detail in connection with only a limited number of embodiments, it should be readily understood that the invention is not limited to such disclosed embodiments. Rather, the invention can be modified to incorporate any number of variations, alterations, substitutions or equivalent arrangements not heretofore described, but which are commensurate with the spirit and scope of the invention. Additionally, while various embodiments of the invention have been described, it is to be understood that aspects of the invention may include only some of the described embodiments. Accordingly, the invention is not to be seen as limited by the foregoing description, but is only limited by the scope of the appended claims.
Claims
1. A method for forming a semiconductor package comprising:
- providing a first releasable chip carrier attached to a conductive layer;
- forming a circuit layer on a surface of the conductive layer;
- applying a dielectric layer over a surface of the circuit layer;
- attaching a second releasable chip carrier to a surface of the dielectric layer;
- releasing, via facilitation of a first activating source, the first releasable chip carrier from the conductive layer; and
- operationally testing circuitry of the circuit layer.
2. The method of claim 1, wherein results of said operationally testing indicate that the circuitry is operationally functional, and wherein said method further comprises:
- attaching a semiconductor die to portions of the circuit layer;
- forming an encapsulating layer surrounding the semiconductor die;
- attaching a third releasable chip carrier to a surface of the encapsulating layer; and
- releasing, via facilitation of a second activating source, the second releasable chip carrier from the surface of the dielectric layer.
3. The method of claim 2, wherein the first releasable chip carrier, the second releasable chip carrier, and the third releasable chip carrier each comprise a size format selected from the group consisting of a panel size format and a strip size format.
4. The method of claim 2, further comprising:
- removing portions of said dielectric layer thereby forming openings within the dielectric layer; and
- forming ball grid array structures within the openings, wherein the ball grid array structures are electrically connected to the semiconductor die, and wherein the conductive layer, the circuit layer, the dielectric layer, the semiconductor die, the encapsulating layer, and the ball grid array structures form the semiconductor package.
5. The method of claim 2, wherein the second activating source comprises a same activating source as the first activating source.
6. The method of claim 2, wherein the second activating source differs from the first activating source.
7. The method of claim 1, wherein the first releasable chip carrier and the second releasable chip carrier each comprise a panel size format.
8. The method of claim 1, wherein the first releasable chip carrier comprises a panel size format, and wherein the second releasable chip carrier comprises a strip size format.
9. The method of claim 1, wherein the first activating source does not make physical contact with the first releasable chip carrier.
10. The method of claim 1, wherein the applying a dielectric layer over a surface of the circuit layer comprises sequentially applying multiple dielectric layers over the surface of the circuit layer.
11. The method of claim 1, wherein the first activating source is a heat source, and wherein the method includes raising the temperature of an adhesive located between the first releasable chip carrier and the conductive layer to a temperature between 150° C. and 300° C.
12. The method of claim 1, wherein the conductive layer includes a thin foil layer and a carrier foil layer, and wherein the releasing the first releasable chip carrier from the conductive layer releases the first releasable chip carrier from the carrier foil layer.
13. The method of claim 1, further comprising:
- forming an adhesive layer between the first releasable chip carrier and the conductive layer; and
- activating the adhesive layer with the first activating source to facilitate the releasing.
14. The method of claim 13, wherein the adhesive layer is a double sided tape, and wherein the method further comprises an application process selected form the group consisting of applying a thermal release adhesive on one or both sides of the double sided tape and applying a UV release adhesive on one or both sides of the double sided tape.
15. A method for forming semiconductor packages comprising:
- providing a first releasable chip carrier attached to a conductive layer;
- forming a circuit layer on a surface of the conductive layer;
- applying a dielectric layer over a surface of the circuit layer;
- attaching a second releasable chip carrier to a surface of the dielectric layer;
- releasing, via facilitation of a first activating source, the first releasable chip carrier from the conductive layer; and
- operationally testing first circuitry and second circuitry of the circuit layer.
16. The method of claim 15, wherein results of said operationally testing indicate that the first circuitry and the second circuitry are each operationally functional, and wherein said method further comprises:
- attaching a first semiconductor die to portions of the first circuitry of the circuit layer;
- attaching a second semiconductor die to portions of the second circuitry of the circuit layer;
- forming an encapsulating layer surrounding the first semiconductor die and the second semiconductor die;
- attaching a third releasable chip carrier to a surface of the encapsulating layer;
- releasing, via facilitation of a second activating source, the second releasable chip carrier from the surface of the dielectric layer;
- removing portions of said dielectric layer thereby forming openings within the dielectric layer;
- forming a first group of ball grid array structures and a second group of ball array structures within the openings, wherein the first group of ball grid array structures are electrically connected to the first semiconductor die, wherein the second group of ball grid array structures are electrically connected to the second semiconductor die; and
- applying a laser cut between the first semiconductor die and the second semiconductor die and through the conductive layer, the circuit layer, the dielectric layer, and the encapsulating layer thereby forming a first semiconductor structure and a second semiconductor structure as independent singulated semiconductor structures.
17. A releasable carrier structure comprising:
- a first releasable chip carrier;
- a carrier conductive layer;
- a first releasable tape layer placed between the first releasable chip carrier and the carrier conductive layer, wherein the first releasable tape layer attaches the first releasable chip carrier to the carrier conductive layer, and wherein the first releasable tape layer is configured to release the first releasable chip carrier from the carrier conductive layer after being exposed to an activating source;
- a dielectric layer formed over a surface of a circuit layer formed over the carrier conductive layer;
- a second releasable chip carrier; and
- a second releasable tape layer placed between the second releasable chip carrier and the dielectric layer, wherein the second releasable tape layer attaches the second releasable chip carrier to the dielectric layer, and wherein the second releasable tape layer is configured to release the second releasable chip carrier from the dielectric layer after being exposed to the activating source.
18. The releasable carrier structure of claim 17, wherein the first releasable chip carrier and the second releasable chip carrier each comprise a size format selected from the group consisting of a panel size format and a strip size format.
19. The releasable carrier structure of claim 17, wherein the first releasable chip carrier and the second releasable chip carrier each comprise a panel size format.
20. The releasable carrier structure of claim 17, wherein the first releasable chip carrier comprises a panel size format, and wherein the second releasable chip carrier comprises a strip size format.
Type: Application
Filed: Sep 15, 2017
Publication Date: Apr 2, 2020
Inventor: Sukianto Rusli (Phoenix, AZ)
Application Number: 15/705,567