NON-VOLATILE MEMORY WITH GATE ALL AROUND THIN FILM TRANSISTOR AND METHOD OF MANUFACTURING THE SAME
A non-volatile memory having a gate all around thin film transistor includes a multi-layer structure, an elongated plug structure, a first conductive plug, and a second conductive plug. The multi-layer structure includes a plurality of gate electrode layers stacked on a substrate separately from each other. The elongated plug structure penetrates through the multi-layer structure, and a cross-section of the elongated plug structure has an elongated contour. The elongated plug structure includes an insulating pillar, a channel layer, and a gate dielectric layer. The channel layer surrounds the insulating pillar. The gate dielectric layer surrounds the channel layer. The gate electrode layers surround the gate dielectric layer. The first conductive plug is disposed between the channel layer and the substrate and between the insulating pillar and the substrate. The second conductive plug is disposed on the insulating pillar and is covered by the channel layer.
Latest MACRONIX International Co., Ltd. Patents:
The disclosure relates to a memory and a method of manufacturing the same, and more particularly, to a non-volatile memory having a gate all around thin film transistor and a method of manufacturing the same.
Description of Related ArtWith the characteristics that stored data are safeguarded even after power is turned off, the non-volatile memory devices (e.g., a flash memory) have become a memory device that is commonly adopted in personal computers and other electronic devices.
Flash memory arrays commonly used in the industry include NOR flash memories and NAND flash memories. Since memory cells are connected in series in the structure of the NAND flash memory, the level of integration and the area utilization of the NAND flash memory are more efficient. Therefore, NAND flash memories have been widely used in various electronic products, especially in the mass data storage field.
In order to further increase the level of storage density as well as integration of the memory device, a three-dimensional NAND flash memory has been developed. However, the current three-dimensional NAND flash memory technique is faced with issues such as insufficient electric field effect, a small memory window, and a wide distribution of the threshold voltage (Vt).
SUMMARY OF THE INVENTIONThe embodiments of the disclosure provide a three-dimensional non-volatile memory and a method of manufacturing the same, which can improve the electric field enhancement effect, improve the memory window, and narrow the distribution of the threshold voltage (Vt).
An embodiment of the disclosure provides a non-volatile memory having a gate all around thin film transistor, including a multi-layer structure, an elongated plug structure, a first conductive plug, and a second conductive plug. The multi-layer structure includes a plurality of gate electrode layers stacked on a substrate separately from each other. The multi-layer structure has a hole therein. The hole penetrates through the multi-layer structure. A cross-section of the hole has an elongated contour. The elongated contour has a long side and a short side. A long-side length and a short-side length are different. The elongated plug structure is disposed in the hole. The elongated plug structure includes an insulating pillar, a channel layer, and a gate dielectric layer. The insulating pillar is disposed on the substrate. The channel layer is disposed on the substrate and surrounds the insulating pillar. The gate dielectric layer surrounds the channel layer. The gate electrode layers surround the gate dielectric layer. The first conductive plug is disposed between the channel layer and the substrate and between the insulating pillar and the substrate. The second conductive plug is disposed on the insulating pillar and is covered by the channel layer.
An embodiment of the disclosure provides a method of manufacturing a non-volatile memory having a gate all around thin film transistor, including the following steps. A stacked structure is formed on a substrate. A mask layer is formed on the stacked structure. The mask layer has a first opening having a cross-section of an elliptical shape. A plurality of cycle etching processes are performed on the stacked structure with the mask layer as an etching mask to form a second opening of a cross-section having an elongated contour, and the elongated contour has a long side and a short side of different lengths. Performing each cycle etching process includes performing an etching process and performing a cleaning process. The performing the etching process includes performing a first-stage etching process on the stacked structure to form a first hole in the stacked structure, and forming a polymer on a sidewall and a bottom surface of the first hole. A thickness of the polymer formed at the sidewall of a short-side position of the first hole is greater than a thickness of the polymer formed at the sidewall of a long-side position of the first hole. The performing the etching process further includes performing a second-stage etching process on the first hole to form a second hole. A short-side length of the second hole is greater than a short-side length of the first hole. The cleaning process is performed to remove the polymer on a bottom surface of the second hole.
In the embodiments of the disclosure, through the control of the cycle etching process, an opening of a cross-section having an elongated contour may be formed in the stacked structure. Accordingly, the gate dielectric layer (charge storage layer) and the gate electrode layer may be constructed to have an elongated contour to improve the electric field enhancement effect of the transistor. As a result, it is possible to increase the programming and erasing window and narrow the distribution of the threshold voltage (Vt).
To make the aforementioned more comprehensible, several embodiments accompanied with drawings are described in detail as follows.
Referring to
Next, referring to
Referring to
Referring to
Referring to
The second-stage etching process 16 may be an anisotropic etching process, such as a reactive ion etching process. The etching gas used in the second-stage etching process 16 includes a second hydrocarbon and NF3. The second hydrocarbon may be a partially fluorine-substituted C1 to C4 alkane, alkene, or alkyne, such as CH3F, C4F6, CH2F2, or a combination thereof. In some embodiments, the carbon number of the first hydrocarbon used in the first-stage etching process 14 is greater than the carbon number of the second hydrocarbon used in the second-stage etching process 16. In other words, the first hydrocarbon used in the first-stage etching process 14 is more likely to produce a polymer than the second hydrocarbon used in the second-stage etching process 16. The time for performing the second-stage etching process 16 is two to four times the time for performing the first-stage etching process 14. The time for performing the second-stage etching process 16 is, for example, 240 seconds to 320 seconds. The total time of the second-stage etching process 16 and the first-stage etching process 14 is, for example, 320 seconds to 400 seconds.
Referring to
Referring to
Afterwards, referring to
Referring to
Referring to
Referring to
A0<A1≤A2 <Formula 1>
wherein
A1: represents the area of the opening 106 enclosed by the elongated contour;
A2: represents the area of a reference rectangle DR which has the long side LS3 and the short side SA3 of the opening 106; and
A0: represents the area of a maximum inscribed ellipse DO in the reference rectangle.
In some embodiments, the ratio of the bottom area of the opening 106 to the area of its reference rectangle DR is in the range of 0.8 to 1. The bottom area of the opening 106 is in the range of 3,000 nm2 to 20,000 nm2. A short-side length LSA3 and a long-side length LLA3 of the opening 106 are in the range of 20 nm to 300 nm. The short-side length LSA3 of the opening 106 is, for example, in the range of 20 nm to 100 nm. The long-side length LLA3 of the opening 106 is, for example, in the range of 150 nm to 200 nm. The ratio of the short-side length LSA3 to the long-side length LLA3 of the opening 106 may be in the range of 0.1 to 1. The ratio of the short-side length LSA3 to the long-side length LLA3 of the opening 106 is, for example, in the range of 0.13 to 0.5. The opening 106 has an aspect ratio greater than 40, such as 40 to 96.
Referring to
Referring to
Next, referring to
Then, referring to
Referring to
Next, a conductive plug 116 is formed on the dielectric layer 115. The conductive plug 116 contacts the channel layer 114. In some embodiments, the material of the conductive plug 116 is, for example, polysilicon or doped polysilicon. The conductive plug 116 is formed by, for example, first forming a conductive material layer (not shown) filling up the opening 106, and then performing a chemical mechanical polishing process and/or an etch back process on the conductive material layer to remove the conductive material layer outside the opening 106.
Afterwards, an insulating layer 117 is formed on the stacked structure 101. The insulating layer 117 covers the charge storage structure 112, the channel layer 114, the conductive plug 116, and the stacked structure 101. In some embodiments, the material of the insulating layer 117 is, for example, silicon oxide or other insulating materials.
Referring to
Then, the sacrifice layers 104 exposed by the opening 118 are removed to form lateral openings 120, 122, 124, 126, 128, and 130 exposing a portion of the charge storage structure 112 and the insulating layers 102a. The method of removing the sacrifice layers 104 exposed by the opening 118 is, for example, a dry etching process or a wet etching process. The etchant used in the dry etching process is, for example, NF3, Hz, HBr, O2, N2, He or a combination thereof. The etchant used in the wet etching process is, for example, a H3PO4 solution.
Referring to
Referring to
Referring to
Next, a conductor layer 148 is filled in the opening 118. The conductor layer 148 may include a barrier layer and a metal layer. The material of the barrier layer is, for example, Ti, TiN, Ta, TaN, or a combination thereof. The method of forming the barrier layer is, for example, a chemical vapor deposition process. The material of the metal layer is, for example, W, polysilicon, Co, WSix, or CoSix. The method of forming the metal layer is, for example, a chemical vapor deposition process. In some embodiments, the conductor layer 148 may serve as a common source line. At this time, the fabrication of the three-dimensional non-volatile memory of the disclosure has been completed.
Referring to
The elongated contour satisfies Formula 1:
A0<A1≤A2 <Formula 1>
wherein
A1 represents an area enclosed by the elongated contour,
A2 represents an area of a reference rectangle which has the long side LA3 and the short side SA3, and
A0 represents an area of a maximum inscribed ellipse of the reference rectangle.
In some embodiments, the ratio of A1/A2 is in the range of 0.8 to 1. In other embodiments, the ratio of A1/A2 is in the range of 0.9 and 1. Moreover, a corner C of the outer contour of the gate dielectric layer (charge storage layer) 112 may be a round angle, a chamfer angle, or a right angle.
Although the method of manufacturing the three-dimensional non-volatile memory of the present embodiment has been described with the above method as an example, the method of forming the three-dimensional non-volatile memory of the disclosure is not limited thereto.
Referring to
Although the above embodiment of the disclosure has been described with a 3D NAND flash memory as an example, the cycle etching process of the elongated hole having a high aspect ratio of the embodiment of the disclosure is also applicable to a ROM/NOR flash memory/Ultra-ROM manufacturing process.
In summary of the above, in the above embodiments, the mask layer having an elliptical opening pattern is used as a mask, and through the control of the cycle etching process, an opening having a cross-section of an elongated contour may be formed in the stacked structure. Accordingly, the charge storage layer may be constructed to have a cross-section of an elongated contour. The charge storage layer having elongated corners can improve the electric field enhancement effect of the transistor. As a result, it is possible to increase the programming and erasing window and narrow the distribution of the threshold voltage (Vt).
It will be apparent to those skilled in the art that various modifications and variations can be made to the disclosed embodiments without departing from the scope or spirit of the disclosure. In view of the foregoing, it is intended that the disclosure covers modifications and variations provided that they fall within the scope of the following claims and their equivalents.
Claims
1. (canceled)
2. (canceled)
3. (canceled)
4. A method of manufacturing a non-volatile memory having a gate all around thin film transistor, comprising:
- forming a stacked structure on a substrate;
- forming a mask layer on the stacked structure, wherein the mask layer has a first opening having a cross-section of an elliptical shape;
- performing a plurality of cycle etching processes on the stacked structure with the mask layer as an etching mask to form a second opening of a cross-section having an elongated contour, wherein the elongated contour has a long side and a short side of different lengths, and performing each cycle etching process comprises:
- performing an etching process, comprising: performing a first-stage etching process on the stacked structure to form a first hole in the stacked structure, and forming a polymer on a sidewall and a bottom surface of the first hole, wherein in the first-stage etching process, a thickness of the polymer formed at the sidewall of a short-side position of the first hole is greater than a thickness of the polymer formed at the sidewall of a long-side position of the first hole; and performing a second-stage etching process on the first hole to form a second hole, wherein a short-side length of the second hole is greater than a short-side length of the first hole; and
- performing a cleaning process to remove the polymer on a bottom surface of the second hole.
5. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 4, wherein during the performing the second-stage etching process on the first hole, the sidewall of the short-side position of the first hole is covered by the polymer.
6. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 4, wherein a thickness of the polymer formed in the first-stage etching process is in a gradient decrease from the sidewall of a short-side position of the first hole to the sidewall of a long-side position of the first hole.
7. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 4, wherein a difference between a short-side length of the second hole and a short-side length of the first hole is greater than a difference between a long-side length of the second hole and a long-side length of the first hole.
8. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 4, wherein an etching gas used in the first-stage etching process comprises a first hydrocarbon, and an etching gas used in the second-stage etching process comprises a second hydrocarbon, wherein a carbon number of the first hydrocarbon is greater than a carbon number of the second hydrocarbon.
9. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 8, wherein a time for the performing the second-stage etching process on the first hole is greater than a time for the performing the first-stage etching process on the stacked structure.
10. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 4, wherein the plurality of cycle etching processes are performed for 6 to 50 cycles.
11. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 4, wherein the second opening having the elongated contour satisfies Formula 1:
- A0<A1≤A2 <Formula 1>
- wherein A1 represents an area enclosed by the elongated contour, and A2 represents an area of a reference rectangle which has the long side and the short side, and A0 represents an area of a maximum inscribed ellipse of the reference rectangle.
12. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 11, wherein a ratio of A1/A2 is in a range of 0.9 to 1.
13. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 4, further comprising:
- forming a charge storage layer on a sidewall of the second opening;
- forming a channel layer in the second opening, wherein the charge storage layer surrounds the channel layer; and
- forming an insulating pillar in the second opening, wherein a portion of the channel layer surrounds the insulating pillar.
14. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 13, further comprising:
- after forming the charge storage layer on the sidewall of the second opening and before forming the channel layer, removing a portion of the stacked structure under the second opening to form a first contact opening exposing the substrate;
- forming a first conductive plug in the first contact opening; and
- forming a second conductive plug on the insulating pillar, wherein another portion of the channel layer surrounds the second conductive plug.
15. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 14, wherein the stacked structure comprises a plurality of insulating material layers and a plurality of sacrifice layers which are alternately stacked.
16. The method of manufacturing a non-volatile memory having a gate all around thin film transistor according to claim 15, further comprising:
- forming a trench in the stacked structure to expose the plurality of insulating material layers and the plurality of sacrifice layers;
- removing the plurality of sacrifice layers to form a plurality of lateral openings; and
- forming a plurality of gate electrode layers in the plurality of lateral openings.
17. (canceled)
Type: Application
Filed: Aug 30, 2019
Publication Date: Mar 4, 2021
Patent Grant number: 11004863
Applicant: MACRONIX International Co., Ltd. (Hsinchu)
Inventor: ZUSING YANG (Hsinchu)
Application Number: 16/557,803