METHOD OF FABRICATING POROUS WAFER BATTERY
A method of fabricating a porous wafer battery comprises the steps of providing a silicon wafer; forming a P+ doped region; patterning a mask; applying an etching process; removing the mask; applying a first metallization process; applying a second metallization process; applying a passivation process; and applying a back-end metallization process. A P+ doped region is introduced in the wafer. The P+ doped region can serve as an etch stop. The P+ doped region may also act as a good Ohmic contact for the back-end metallization.
Latest Xnrgi, Inc. Patents:
This patent application claims benefit of provisional patent applications 62/930,016, 62/930,018, 62/930,019, 62/930,020, and 62/930,021 because of a common inventor, Slobodan Petrovic. The disclosures made in the provisional patent applications 62/930,016, 62/930,018, 62/930,019, 62/930,020, and 62/930,021 are hereby incorporated by reference.
FIELD OF THE INVENTIONThis invention relates generally to a method of fabricating a porous wafer battery. More particularly, the present invention relates to a porous wafer battery made by a semiconductor manufacturing process or a Micro-Electro Mechanical Systems (MEMS) manufacturing process.
BACKGROUND OF THE INVENTIONApplications for vehicles or stationary apparatus require large size batteries. Currently, the industry standard for large size battery is to take standardized or proprietary small scale batteries and package them together to form a large size battery. For example, hundreds or thousands of 18650-type batteries are packaged together to form a large size battery. It is inefficient because each cell requires casing, packaging or housing. Thus, it lowers the energy density of the stack. It also induces problems for cooling, longevity and maintenance, and replacement. Some current players in the industry, Panasonic and Tesla, tried to introduce the 2170-type cell. 2170-type is larger than 18650-type. The large number of individually packaging cells requires packaging with complex heat distribution capability and interconnections between the cells.
Other manufacturers also introduced larger cells including cells as large as 20 Ah, in a pouch cell package. It results in packing a large number of pouch cells stacked next to one another or in strings on top of one another. It is still inefficient and faces many challenges due to non-uniform current distribution, sensitivity of welded contact tabs and excessive heat generation issue. Those batteries are also expensive because each 20 Ah cell has a pouch package. In large scale manufacturing, it still does not realize a true cost effective package and application.
Therefore, there is a need for a high-power density, high current and low cost battery stack facilitating efficiently scaling the size of the battery.
SUMMARY OF THE INVENTIONThe present disclosure does not require special packing used in current large-size battery industry. A battery stack contains a plurality of single cell batteries is formed.
A battery may be made by one or more wafers. Each wafer has one or more pores. Each pore may include an anode and cathode and form a single battery. Then, the single batteries are stacked. Each wafer may include many cells or batteries.
In one example, each wafer does not need an individual package. Wafers can be stacked together to form a larger battery. It facilitates efficiency in production, space reduction, and cost reduction.
A plurality of wafers may be stacked in a housing. The housing can be a solid housing. The housing may include tabs, slots or grooves for holding the wafers in place. The housing may also include electrical connectors to transmit current to and from the wafers to an external device or destinations.
Liquid or gas may be within the housing. Liquid or heat facilitates heat dissipation so as to reduce the temperature of the wafers. Other wafers including cooling or heating elements may be included in the housing.
A method of fabricating a porous wafer battery is disclosed. The method comprises the steps of providing a silicon wafer; forming a P+ doped region; patterning a mask; applying an etching process; removing the mask; applying a first metallization process; applying a second metallization process; applying a passivation process; and applying a back-end metallization process.
A P+ doped region is introduced in the wafer. The P+ doped region can serve as an etch stop. The P+ doped region may also act as a good Ohmic contact for the back-end metallization.
In block 102, referring now to
In block 104, referring now to
In block 106, referring now to
In block 108, referring now to
An etch rate of highly doped p+ silicon is about 1000 times lower than the etch rate of p− type silicon. Therefore, the P+ doped region 212 can serve as an etch stop. The P+ doped region 212 define the bottom surfaces of the plurality of pores 232 and define the depth of the plurality of pores 232. P+ doped region 212 may also act as a good Ohmic contact for the back-end metallization. Block 108 may be followed by block 110.
In examples of the present disclosure, a bottom surface 233 of each of the plurality of pores 232 is flat and is of a rectangular shape. In one example, the plurality of pores 232 are not through holes. In another example, the plurality of pores 232 are through holes (a special example that P+ doped region 212 of block 104 is not formed).
In block 110, referring now to
In block 112, referring now to
In block 114, referring now to
In block 116, referring now to
In block 118, referring now to
In block 120, referring now to
In optional block 122 (shown in dashed lines), still referring now to
In examples of the present disclosure, the wafer may be processed from one side of the wafer through ion implantation of boron followed by a p+ diffusion similar to a source and a drain of a metal-oxide-semiconductor (MOS) transistor.
In examples of the present disclosure, the wafer may be p+, p−, n+, or n− doped.
In examples of the present disclosure, inclination angles of side walls of the plurality of pores may be changed by using different etching rates and by different crystallographic orientations.
The present disclosure is to fabricate a porous wafer battery. Therefore, the plurality of pores will not be filled with control gate materials used in a metal-oxide-semiconductor field-effect transistor (MOSFET). The plurality of pores will not be filled with overmold encapsulation material used in a conventional semiconductor device. In one example, the plurality of pores are filled with lithium ions. In examples of the present disclosure, no singulation process is applied to the silicon wafer to separate a first portion of the plurality of pores from a second portion of the plurality of pores.
In examples of the present disclosure, each pore of the plurality of pores of a single wafer made by the process of
In examples of the present disclosure, a first wafer made by the process of
Those of ordinary skill in the art may recognize that modifications of the embodiments disclosed herein are possible. For example, a number of the plurality of pores may vary. Other modifications may occur to those of ordinary skill in this art, and all such modifications are deemed to fall within the purview of the present invention, as defined by the claims.
Claims
1. A method of fabricating a porous wafer battery, the method comprising the steps of:
- providing a silicon wafer comprising a first side; and a second side opposite the first side;
- implanting P+ type dopant from the first side of the silicon wafer forming a P+ doped region having a predetermined thickness;
- patterning a mask on the second side of the silicon wafer;
- applying an etching process forming a plurality of pores on the second side of the silicon wafer;
- removing the mask;
- applying a first metallization process so that a first respective metal section of a first plurality of metal sections covers a plurality of respective side walls and a respective bottom surface of each of the plurality of pores;
- applying a second metallization process so that a second respective metal section of a second plurality of metal sections covers the first respective metal section;
- applying a passivation process forming a plurality of passivation sections; and
- applying a back-end metallization process so that a back-end metal layer is formed and is directly attached to the P+ doped region.
2. The method of claim 1 further comprising, after the step of applying the etching process, applying a laser damaging process removing debris.
3. The method of claim 1 further comprising, after the step of applying the etching process, applying a laser damaging process adjusting a respective inclination angle of the plurality of side walls of each of the plurality of pores.
4. The method of claim 3, wherein the respective inclination angle is in a range from sixty-five degrees to seventy-five degrees.
5. The method of claim 1 further comprising, after the step of applying the back-end metallization process, applying a back-end annealing process.
6. The method of claim 1, wherein the predetermined thickness of the P+ doped region is in a range from one-tenth of a thickness of the silicon wafer to one-third of the thickness of the silicon wafer.
7. The method of claim 1, wherein the predetermined thickness of the P+ doped region is in a range from ten microns to three-hundred microns.
8. The method of claim 1, wherein the silicon wafer comprises a (110) surface orientation.
9. The method of claim 1, wherein the silicon wafer comprises a (100) surface orientation; and wherein a respective inclination angle of the plurality of side walls of each of the plurality of pores is in a range from fifty-four degrees to fifty-five degrees.
10. The method of claim 1, wherein each of the plurality of passivation sections is of a letter U shape.
11. The method of claim 10, wherein a first leg of the letter U shape is directly attached to the second respective metal section of a first selected pore of the plurality of pores; wherein a second leg of the letter U shape is directly attached to the second respective metal section of a second selected pore of the plurality of pores; and wherein the first selected pore is different from the second selected pore.
12. The method of claim 1, wherein the respective bottom surface of each of the plurality of pores is flat and is of a rectangular shape.
13. The method of claim 1, wherein first plurality of metal sections are made of nickel; and wherein the second plurality of metal sections are made of copper.
14. The method of claim 1, wherein the etching process is a wet etching process.
15. The method of claim 1, wherein the etching process is a deep reactive-ion etching process.
Type: Application
Filed: Nov 2, 2020
Publication Date: May 6, 2021
Applicant: Xnrgi, Inc. (Bothell, WA)
Inventors: Gerard Christopher D'Couto (Edmonds, WA), Ljubisa Ristic (San Jose, CA), Slobodan Petrovic (Happy Valley, OR)
Application Number: 17/087,617