SEMICONDUCTOR DEVICE WITH PROTECTION STRUCTURE AND AIR GAPS AND METHOD FOR FABRICATING THE SAME
The present application discloses a semiconductor device with a protection structure for suppressing electromagnetic interference and air gaps reducing parasitic capacitance and a method for fabricating the semiconductor device. The semiconductor device includes a connection structure including a connecting dielectric layer, a first protection structure positioned in the connecting dielectric layer and positioned adjacent to a perimeter of the connecting dielectric layer, and a plurality of air gaps positioned on sides of the first protection structure. The first protection structure is formed of copper, aluminum, titanium, tungsten, cobalt, the like, or a combination thereof.
The present disclosure relates to a semiconductor device and a method for fabricating the semiconductor device, and more particularly, to a semiconductor device with a protection structure for suppressing electromagnetic interference and air gaps reducing parasitic capacitance and a method for fabricating the semiconductor device with the protection structure.
DISCUSSION OF THE BACKGROUNDSemiconductor devices are used in a variety of electronic applications, such as personal computers, cellular telephones, digital cameras, and other electronic equipment. The dimensions of semiconductor devices are continuously being scaled down to meet the increasing demand of computing ability. However, a variety of issues arise during the down-scaling process, and such issues are continuously increasing in quantity and complexity. Therefore, challenges remain in achieving improved quality, yield, performance, and reliability and reduced complexity.
This Discussion of the Background section is provided for background information only. The statements in this Discussion of the Background are not an admission that the subject matter disclosed in this section constitutes prior art to the present disclosure, and no part of this Discussion of the Background section may be used as an admission that any part of this application, including this Discussion of the Background section, constitutes prior art to the present disclosure.
SUMMARYOne aspect of the present disclosure provides a semiconductor device including a connection structure including a connecting dielectric layer, a first protection structure positioned in the connecting dielectric layer and positioned adjacent to a perimeter of the connecting dielectric layer, and a plurality of air gaps positioned on sides of the first protection structure. The first protection structure is formed of copper, aluminum, titanium, tungsten, cobalt, the like, or a combination thereof.
In some embodiments, a top surface of the first protection structure and a top surface of the connecting dielectric layer are substantially coplanar. A bottom surface of the first protection structure and a bottom surface of the connecting dielectric layer are substantially coplanar.
In some embodiments, the semiconductor device includes a capping layer positioned on the connecting dielectric layer and on the first protection structure. The capping layer seals the plurality of air gaps.
In some embodiments, the semiconductor device includes a first semiconductor die and a second semiconductor die. The first semiconductor die is positioned below the connecting dielectric layer. The second semiconductor die is positioned on the connecting dielectric layer and on the first protection structure. The second semiconductor die seals the plurality of air gaps.
In some embodiments, a top surface of the first protection structure and a top surface of the connecting dielectric layer are substantially coplanar. A thickness of the first protection structure is less than a thickness of the connecting dielectric layer.
In some embodiments, a thickness of the first protection structure is less than a thickness of the connecting dielectric layer.
In some embodiments, the semiconductor device includes a second protection structure positioned in the connecting dielectric layer and positioned adjacent to the first protection structure.
In some embodiments, the semiconductor device includes a plurality of dummy pads positioned in the second semiconductor die and positioned on the top surface of the first protection structure.
In some embodiments, a width of the plurality of dummy pads is greater than a width of the first protection structure.
In some embodiments, the semiconductor device includes a plurality of ferromagnetic spacers positioned between the first protection structure and the plurality of air gaps. The plurality of ferromagnetic spacers are formed of manganese-zinc ferrite, nickel-zinc ferrite, cobalt ferrite, strontium ferrite, barium ferrite, lithium ferrite, lithium-zinc ferrite, single crystal yttrium iron garnet, or gallium substituted single crystal yttrium iron garnet.
In some embodiments, the semiconductor device includes a plurality of porous spacers positioned between the first protection structure and the plurality of air gaps. A porosity of the plurality of porous spacers is between about 20% and about 60%.
In some embodiments, the first protection structure includes a plurality of pad portions vertically arranged in the connecting dielectric layer. The plurality of pad portions are separate from each other.
In some embodiments, the semiconductor device includes a plurality of via portions positioned between adjacent pairs of the plurality of pad portions.
Another aspect of the present disclosure provides a method for fabricating a semiconductor device including providing a first semiconductor die, forming a connecting dielectric layer above the first semiconductor die, forming a first trench in the connecting dielectric layer, forming a plurality of sacrificial spacers on sides of the first trench, forming a first protection structure in the first trench, and performing an energy treatment to turn the plurality of sacrificial spacers into a plurality of air gaps. The plurality of sacrificial spacers are formed of an energy-removable material and the first protection structure is formed of copper, aluminum, titanium, tungsten, cobalt, the like, or a combination thereof.
In some embodiments, the energy-removable material is a thermal decomposable material, a photonic decomposable material, an e-beam decomposable material, or a combination thereof.
In some embodiments, an energy source of the energy treatment is heat, light, or a combination thereof.
In some embodiments, the method for fabricating the semiconductor device includes a step of forming a capping layer to seal the plurality of air gaps. The capping layer is formed of silicon oxide, fluorine-doped silicon oxide, or organic spin-on glass.
In some embodiments, the method for fabricating the semiconductor device includes a step of forming a second semiconductor die on the connecting dielectric layer and on the first protection structure through a bonding process. A temperature of the bonding process is between about 300° C. and about 450° C.
In some embodiments, the method for fabricating the semiconductor device includes a step of forming a plurality of ferromagnetic spacers on sides of the plurality of sacrificial spacers.
In some embodiments, the plurality of ferromagnetic spacers are formed of manganese-zinc ferrite, nickel-zinc ferrite, cobalt ferrite, strontium ferrite, barium ferrite, lithium ferrite, lithium-zinc ferrite, single crystal yttrium iron garnet, or gallium substituted single crystal yttrium iron garnet.
Due to the design of the semiconductor device of the present disclosure, the first protection structure may suppress electromagnetic interference and the plurality of air gaps may reduce the parasitic capacitance of the first protection structure. As a result, the performance of the semiconductor device may be improved.
The foregoing has outlined rather broadly the features and technical advantages of the present disclosure in order that the detailed description of the disclosure that follows may be better understood. Additional features and advantages of the disclosure will be described hereinafter, and form the subject of the claims of the disclosure. It should be appreciated by those skilled in the art that the conception and specific embodiment disclosed may be readily utilized as a basis for modifying or designing other structures or processes for carrying out the same purposes of the present disclosure. It should also be realized by those skilled in the art that such equivalent constructions do not depart from the spirit and scope of the disclosure as set forth in the appended claims.
Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It should be noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.
The following disclosure provides many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are fondled in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.
Further, spatially relative terms, such as “beneath,” “below,” “lower,” “above,” “upper” and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.
It should be understood that when an element or layer is referred to as being “connected to” or “coupled to” another element or layer, it can be directly connected to or coupled to another element or layer, or intervening elements or layers may be present.
It should be understood that, although the terms first, second, etc. may be used herein to describe various elements, these elements should not be limited by these terms. Unless indicated otherwise, these terms are only used to distinguish one element from another element. Thus, for example, a first element, a first component or a first section discussed below could be termed a second element, a second component or a second section without departing from the teachings of the present disclosure.
Unless the context indicates otherwise, terms such as “same,” “equal,” “planar,” or “coplanar,” as used herein when referring to orientation, layout, location, shapes, sizes, amounts, or other measures, do not necessarily mean an exactly identical orientation, layout, location, shape, size, amount, or other measure, but are intended to encompass nearly identical orientation, layout, location, shapes, sizes, amounts, or other measures within acceptable variations that may occur, for example, due to manufacturing processes. The term “substantially” may be used herein to reflect this meaning. For example, items described as “substantially the same,” “substantially equal,” or “substantially planar,” may be exactly the same, equal, or planar, or may be the same, equal, or planar within acceptable variations that may occur, for example, due to manufacturing processes.
In the present disclosure, a semiconductor device generally means a device which can function by utilizing semiconductor characteristics, and an electro-optic device, a light-emitting display device, a semiconductor circuit, and an electronic device are all included in the category of the semiconductor device.
It should be noted that, in the description of the present disclosure, above (or up) corresponds to the direction of the arrow of the direction Z, and below (or down) corresponds to the opposite direction of the arrow of the direction Z.
It should be noted that, in the description of the present disclosure, a surface of an element (or a feature) located at the highest vertical level along the direction Z is referred to as a top surface of the element (or the feature). A surface of an element (or a feature) located at the lowest vertical level along the direction Z is referred to as a bottom surface of the element (or the feature).
With reference to
With reference to
The top surface of the sub-layer 101-9 may be referred to as the top surface 101TS of the connecting dielectric layer 101. The bottom surface of the sub-layer 101-1 may be referred to as the bottom surface 101BS of the connecting dielectric layer 101.
The plurality of connection conductive layers may be disposed penetrating the connecting dielectric layer 101. The plurality of connection conductive layers may be electrically coupled to first conductive features (Not shown in
With reference to
The first protection structure 200 may be formed of, for example, copper, aluminum, titanium, tungsten, cobalt, the like, or a combination thereof. The first protection structure 200 may be dummy patterns. It should be noted that, an element is “dummy” means the element is electrically insulated from all of the device elements. In addition, when the semiconductor device is in operation, no exterior voltage or current will apply to the element.
With reference to
With reference to
With reference to
With reference to
With reference to
The plurality of first conductive features may be disposed in the first dielectric layer 403. The plurality of first conductive features may include, for example, a plurality of first conductive lines, a plurality of first conductive vias, and a plurality of first conductive contacts. The first conductive via may connect adjacent conductive lines along the direction Z. The first conductive via may improve heat dissipation in the first dielectric layer 403 and provide structure support in the first dielectric layer 403. In some embodiments, the plurality of first device elements 405 may be interconnected through the plurality of first conductive features. In some embodiments, some of the plurality of first conductive features may include wider portions. The wider portions may be referred to as first conductive pads.
The plurality of first conductive features may be formed of, for example, copper, aluminum, titanium, the like, or a combination thereof. The plurality of first conductive features may be formed of different materials but are limited thereto. The plurality of first conductive features may be electrically coupled to the plurality of connection conductive layers of the connection structure 100.
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
The plurality of porous spacers 605 may include a skeleton and a plurality of empty spaces disposed among the skeleton. The plurality of empty spaces may connect to each other and may be filled with air. The skeleton may include, for example, silicon oxide, low-dielectric materials, or methylsilsesquioxane. The plurality of empty spaces of the plurality of porous spacers 605 may be filled with air. As a result, a dielectric constant of the plurality of porous spacers 605 may be significantly lower than a layer formed of, for example, silicon oxide. Therefore, the plurality of porous spacers 605 may significantly reduce the parasitic capacitance of the first protection structure 200. The plurality of porous spacers 605 may provide structural support for the first protection structure 200 and keep alleviating the parasitic capacitance of the first protection structure 200.
The energy-removable material may include a material such as a thermal decomposable material, a photonic decomposable material, an e-beam decomposable material, or a combination thereof. For example, the energy-removable material may include a base material and a decomposable porogen material that is sacrificially removed upon being exposed to an energy source.
With reference to
With reference to
With reference to
With reference to
It should be noted that the terms “forming,” “formed” and “form” may mean and include any method of creating, building, patterning, implanting, or depositing an element, a dopant or a material. Examples of forming methods may include, but are not limited to, atomic layer deposition, chemical vapor deposition, physical vapor deposition, sputtering, co-sputtering, spin coating, diffusing, depositing, growing, implantation, photolithography, dry etching and wet etching.
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
With reference to
A thinning process may be optionally performed on a second substrate 501 of the second semiconductor die 500 using an etching process, a chemical polishing process, or a grinding process to reduce a thickness of the second substrate 501.
In some embodiments, the energy treatment may be performed concurrently with the bonding process of the second semiconductor die 500 by providing a temperature between about 800° C. and about 900° C. for the bonding process. As a result, the complexity of fabrication of the semiconductor device 10B may be reduced and a fabrication cost of the semiconductor device 10B may be also reduced.
With reference to
With reference to
One aspect of the present disclosure provides a semiconductor device including a connection structure including a connecting dielectric layer, a first protection structure positioned in the connecting dielectric layer and positioned adjacent to a perimeter of the connecting dielectric layer, and a plurality of air gaps positioned on sides of the first protection structure. The first protection structure is formed of copper, aluminum, titanium, tungsten, cobalt, the like, or a combination thereof.
Another aspect of the present disclosure provides a method for fabricating a semiconductor device including providing a first semiconductor die, forming a connecting dielectric layer above the first semiconductor die, forming a first trench in the connecting dielectric layer, forming a plurality of sacrificial spacers on sides of the first trench, forming a first protection structure in the first trench, and performing an energy treatment to turn the plurality of sacrificial spacers into a plurality of air gaps. The plurality of sacrificial spacers are formed of an energy-removable material and the first protection structure is formed of copper, aluminum, titanium, tungsten, cobalt, the like, or a combination thereof.
Due to the design of the semiconductor device of the present disclosure, the first protection structure 200 may suppress electromagnetic interference and the plurality of air gaps 300 may reduce the parasitic capacitance of the first protection structure 200. As a result, the performance of the semiconductor device 10A may be improved.
Although the present disclosure and its advantages have been described in detail, it should be understood that various changes, substitutions and alterations can be made herein without departing from the spirit and scope of the disclosure as defined by the appended claims. For example, many of the processes discussed above can be implemented in different methodologies and replaced by other processes, or a combination thereof.
Moreover, the scope of the present application is not intended to be limited to the particular embodiments of the process, machine, manufacture, composition of matter, means, methods and steps described in the specification. As one of ordinary skill in the art will readily appreciate from the disclosure of the present disclosure, processes, machines, manufacture, compositions of matter, means, methods, or steps, presently existing or later to be developed, that perform substantially the same function or achieve substantially the same result as the corresponding embodiments described herein, may be utilized according to the present disclosure. Accordingly, the appended claims are intended to include within their scope such processes, machines, manufacture, compositions of matter, means, methods, and steps.
Claims
1. A semiconductor device, comprising:
- a connection structure comprising a connecting dielectric layer;
- a first protection structure positioned in the connecting dielectric layer and extended along and adjacent to a horizontal perimeter of the connecting dielectric layer, wherein the connecting dielectric layer includes an inner area entirely surrounded by the first protection structure; and
- a plurality of air gaps positioned on sides of the first protection structure, each of the plurality of air gaps entirely surrounds the inner area of the connecting dielectric layer;
- wherein the first protection structure is formed of copper, aluminum, titanium, tungsten, cobalt, the like, or a combination thereof.
2. The semiconductor device of claim 1, wherein a top surface of the first protection structure and a top surface of the connecting dielectric layer are coplanar and a bottom surface of the first protection structure and a bottom surface of the connecting dielectric layer are coplanar.
3. The semiconductor device of claim 2, further comprising a capping layer positioned on the connecting dielectric layer and on the first protection structure, wherein the capping layer seals the plurality of air gaps.
4. The semiconductor device of claim 2, further comprising a first semiconductor die and a second semiconductor die, wherein the first semiconductor die is positioned below the connecting dielectric layer, the second semiconductor die is positioned on the connecting dielectric layer and on the first protection structure, and the second semiconductor die seals the plurality of air gaps.
5. The semiconductor device of claim 1, wherein a top surface of the first protection structure and a top surface of the connecting dielectric layer are substantially coplanar and a thickness of the first protection structure is less than a thickness of the connecting dielectric layer.
6. The semiconductor device of claim 1, wherein a thickness of the first protection structure is less than a thickness of the connecting dielectric layer.
7. The semiconductor device of claim 1, further comprising a second protection structure positioned in the connecting dielectric layer and positioned adjacent to the first protection structure.
8. The semiconductor device of claim 4, further comprising a plurality of dummy pads positioned in the second semiconductor die and positioned on the top surface of the first protection structure.
9. The semiconductor device of claim 8, wherein a width of the plurality of dummy pads is greater than a width of the first protection structure.
10. The semiconductor device of claim 1, further comprising a plurality of ferromagnetic spacers positioned between the first protection structure and the plurality of air gaps, wherein the plurality of ferromagnetic spacers are formed of manganese-zinc ferrite, nickel-zinc ferrite, cobalt ferrite, strontium ferrite, barium ferrite, lithium ferrite, lithium-zinc ferrite, single crystal yttrium iron garnet, or gallium substituted single crystal yttrium iron garnet.
11. The semiconductor device of claim 1, further comprising a plurality of porous spacers positioned between the first protection structure and the plurality of air gaps, wherein a porosity of the plurality of porous spacers is between about 20% and about 60%.
12. The semiconductor device of claim 1, wherein the first protection structure comprises a plurality of pad portions vertically arranged in the connecting dielectric layer and the plurality of pad portions are separate from each other.
13. The semiconductor device of claim 10, further comprising a plurality of via portions positioned between adjacent pairs of the plurality of pad portions.
14. A method for fabricating a semiconductor device, comprising:
- providing a first semiconductor die;
- forming a connecting dielectric layer above the first semiconductor die;
- forming a first trench in the connecting dielectric layer;
- forming a plurality of sacrificial spacers on sides of the first trench;
- forming a first protection structure in the first trench; and
- performing an energy treatment to turn the plurality of sacrificial spacers into a plurality of air gaps;
- wherein the plurality of sacrificial spacers are formed of an energy-removable material and the first protection structure is formed of copper, aluminum, titanium, tungsten, cobalt, the like, or a combination thereof.
15. The method for fabricating the semiconductor device of claim 14, wherein the energy-removable material is a thermal decomposable material, a photonic decomposable material, an e-beam decomposable material, or a combination thereof.
16. The method for fabricating the semiconductor device of claim 14, wherein an energy source of the energy treatment is heat, light, or a combination thereof.
17. The method for fabricating the semiconductor device of claim 16, further comprising a step of forming a capping layer to seal the plurality of air gaps, wherein the capping layer is formed of silicon oxide, fluorine-doped silicon oxide, or organic spin-on glass.
18. The method for fabricating the semiconductor device of claim 16, further comprising a step of forming a second semiconductor die on the connecting dielectric layer and on the first protection structure through a bonding process, wherein a temperature of the bonding process is between about 300° C. and about 450° C.
19. The method for fabricating the semiconductor device of claim 16, further comprising a step of forming a plurality of ferromagnetic spacers on sides of the plurality of sacrificial spacers.
20. The method for fabricating the semiconductor device of claim 19, wherein the plurality of ferromagnetic spacers are formed of manganese-zinc ferrite, nickel-zinc ferrite, cobalt ferrite, strontium ferrite, barium ferrite, lithium ferrite, lithium-zinc ferrite, single crystal yttrium iron garnet, or gallium substituted single crystal yttrium iron garnet.
Type: Application
Filed: Apr 21, 2020
Publication Date: Oct 21, 2021
Inventor: Teng-Yen HUANG (TAIPEI CITY)
Application Number: 16/854,566