MODULE CONFIGURATIONS FOR INTEGRATED III-NITRIDE DEVICES
An electronic module for a half-bridge circuit includes a base substrate with an insulating layer between a first metal layer and a second metal layer. A trench formed through the first metal layer electrically isolates first, second, and third portions of the first metal layer from one another. A high-side switch includes an enhancement-mode transistor and a depletion-mode transistor. The depletion-mode transistor includes a III-N material structure on an electrically conductive substrate. A drain electrode of the depletion-mode transistor is connected to the first portion, a source electrode of the enhancement-mode transistor is connected to the second portion, a drain electrode of the enhancement-mode transistor is connected to a source electrode of the depletion-mode transistor, a gate electrode of the depletion-mode transistor is connected to the electrically conductive substrate, and the electrically conductive substrate is connected to the second portion.
This application is a continuation of U.S. Application Serial No. 17/308,366, filed May 5, 2021, which claims priority to U.S. Application Serial No. 63/039,853, filed on Jun. 16, 2020, the disclosure of which is incorporated by reference.
TECHNICAL FIELDThe disclosed technologies relate to semiconductor electronic modules designed to achieve increased performance and reliability.
BACKGROUNDCurrently, typical power semiconductor devices, including devices such as transistors, diodes, power MOSFETs and insulated gate bipolar transistors (IGBTs), are fabricated with silicon (Si) semiconductor material. More recently, wide-bandgap materials (SiC, III-N, III-O, diamond) have been considered for power devices due to their superior properties. III-Nitride or III-N semiconductor devices, such as gallium nitride (GaN) devices, are now emerging as attractive candidates to carry large currents, support high voltages, and provide very low on-resistance with fast switching times.
A circuit schematic of a 3-phase full bridge circuit 120 configured to drive a 3-phase motor is shown in
One type of transistor which is showing promising benefits when used in the circuits of
Reliable fabrication and operation of high-voltage III-N E-mode transistors has thus far proven to be very difficult. One alternative to a single high-voltage E-mode transistor is to combine a high-voltage D-mode III-N transistor with a low-voltage silicon E-mode FET in a cascode configuration. As seen in
A common method of operation of the circuits of
Described herein are module configurations for integrated III-N devices, for which a low-voltage enhancement-mode device and a high-voltage depletion-mode III-N device are integrated into a single electronic component module to form half bridge and full bridge power switching circuits. The term device will be used in general for any transistor or switch or diode when there is no need to distinguish between them.
In a first aspect, an electronic module is described. The electronic module includes a base substrate comprising an insulating layer between a first metal layer and a second metal layer, the first metal layer including a first portion, a second portion, and a third portion, were a trench formed through the first metal layer electrically isolates the first, second, and third portions of the first metal layer from one another. The electronic module further includes a high-side switch comprising an enhancement-mode transistor and a depletion-mode transistor, where the depletion-mode transistor comprises a III-N material structure on an electrically conductive substrate. The electronic module further includes a low-side switch. A drain electrode of the depletion-mode transistor is electrically connected to the first portion of the first metal layer, a source electrode of the enhancement-mode transistor is electrically connected to the second portion of the first metal layer, a drain electrode of the enhancement-mode transistor is electrically connected to a source electrode of the depletion-mode transistor, a gate electrode of the depletion-mode transistor is electrically connected to the electrically conductive substrate, and the electrically conductive substrate is electrically connected to the second portion of the first metal layer..
In a second aspect, a half-bridge circuit is described. The half-bridge circuit comprises a high-side switch and a low-side switch each encased in a single electronic package, where the package comprises a high-voltage terminal, an output terminal, and a ground terminal. The high-side switch comprises a first enhancement-mode transistor and a first depletion-mode transistor arranged in a cascode configuration. The low-side switch comprises a second enhancement-mode transistor and a second depletion-mode transistor arranged in a cascode configuration. A drain electrode of the first III-N transistor is electrically connected to the high-voltage terminal, a conductive substrate of the first depletion-mode III-N transistor is electrically connected to the output terminal, a drain electrode of the second III-N transistor is electrically connected to the output terminal, and a conductive substrate of the second depletion-mode III-N transistor is electrically connected to the ground terminal.
In a third aspect, a half-bridge circuit is described. The half-bridge circuit comprises a high-side switch and a low-side switch each encased in a single electronic package. The high-side switch is connected to a high voltage node, the low-side switch is connected to a ground node and an inductor is connected to an output terminal of the package which is configured between the high-side switch and the low-side switch. The low-side switch comprises a low-voltage enhancement-mode transistor and a high-voltage III-N depletion-mode transistor arranged in a cascode configuration. The half-bridge circuit is configured such that in a first mode of operation, current flows through the high-side switch in a first direction and through the inductor while the high-side switch is biased ON and the low-side switch is biased OFF. In a second mode of operation current flows through the low-side switch in a second direction and through the inductor while the high-0side switch is biased OFF and the low-side switch is biased OFF. In a third mode of operation current flows through the low-side switch in the second direction and through the inductor while the high-side switch is biased OFF and the low-side switch is biased ON, where during the second mode of operation, the low-side switch is configured to conduct a reverse DC current greater than 50A, and where during the third mode of operation an increase in-on resistance of the III-N depletion-mode transistor relative to the first mode is less than 5%.
Each of the electronic modules and/or transistors described herein can include one or more of the following features. The high-side switch and the low-side switch can form a half-bridge circuit. The depletion-mode transistor can be configured to block at least 600 V when the high-side switch is biased off and to conduct greater than 30 A while the high-side switch is biased on. The electronic module can include a capacitor, where a first terminal of the capacitor is electrically connected the first portion of the first metal layer, and a second terminal of the capacitor is electrically connected to the third portion of the first metal layer. The capacitor can be formed perpendicularly over the trench. The capacitor can be a hybrid capacitor comprising a resistive and capacitive component in series. The resistive component can be greater than 0. 1 ohm and the capacitive component can be greater than 0.1 nF. The gate electrode the source electrode and the drain electrode can be on an opposite side of the III-N material structure form the electrically conductive substrate. The III-N material structure can include a via-hold formed through the substrate and the gate electrode of the depletion mode transistor is electrically connected to the substrate through the via-hole. The electronic module can include a package, where the substrate, the high-side switch and the low-side switch are encased within the package. The electronic module can include a gate driver incased within the package, where a first terminal of the gate driver is connected to the gate electrode of the high-side switch, and a second terminal of the gate driver is connected to the gate electrode of the low-side switch. The gate driver can be integrated with the E-mode transistors of the high-side and low-side switches. A second high-side witch can be connected in parallel to the high-side switch and a second low-side switch can be connected in parallel to the low-side switch. The second portion of the first metal layer is connected to an output node of the electronic module. The module is configured such that during operation, the first portion of the first metal layer is connected to a DC voltage supply and the third portion of the first metal layer is connected to a DC ground. A ferrite bead with a first terminal and a second terminal, where the first terminal of the ferrite bead is connected to the second portion of the first metal layer and the second terminal is connected to the output terminal. The first and/or second depletion-mode III-N transistors’ substrates are silicon doped p-type substrates with a hole concentration greater than 1×1019 hole/cm3. During a second mode of operation, the reverse DC current flows through a parasitic body diode of the enhancement-mode transistor and through the a device channel of the III-N depletion-mode transistor. During a third mode of operation, the reverse DC current flows through a channel of the enhancement-mode transistor and through the a device channel of the III-N depletion-mode transistor.
As used herein, a “hybrid enhancement-mode electronic device or component”, or simply a “hybrid device or component”, is an electronic device or component formed of a depletion-mode transistor and an enhancement-mode transistor, where the depletion-mode transistor is capable of a higher operating and/or breakdown voltage as compared to the enhancement-mode transistor, and the hybrid device or component is configured to operate similarly to a single enhancement-mode transistor with a breakdown and/or operating voltage about as high as that of the depletion-mode transistor. That is, a hybrid enhancement-mode device or component includes at least 3 nodes having the following properties. When the first node (source node) and second node (gate node) are held at the same voltage, the hybrid enhancement-mode device or component can block a positive high voltage (i.e., a voltage larger than the maximum voltage that the enhancement-mode transistor is capable of blocking) applied to the third node (drain node) relative to the source node. When the gate node is held at a sufficiently positive voltage (i.e., greater than the threshold voltage of the enhancement-mode transistor) relative to the source node, current passes from the source node to the drain node or from the drain node to the source node when a sufficiently positive voltage is applied to the drain node relative to the source node. When the enhancement-mode transistor is a low-voltage device and the depletion-mode transistor is a high-voltage device, the hybrid component can operate similarly to a single high-voltage enhancement-mode transistor. The depletion-mode transistor can have a breakdown and/or maximum operating voltage that is at least two times, at least three times, at least five times, at least ten times, or at least twenty times that of the enhancement-mode transistor.
As used herein, the terms III-Nitride or III-N materials, layers, devices, etc., refer to a material or device comprised of a compound semiconductor material according to the stoichiometric formula BwA1xInyGazN, where w+x+y+z is about 1 with 0 ≤ w ≤ 1, 0 ≤ × ≤ 1, 0 ≤ y ≤ 1, and 0 ≤ z ≤ 1. III-N materials, layers, or devices, can be formed or prepared by either directly growing on a suitable substrate (e.g., by metal organic chemical vapor deposition), or growing on a suitable substrate, detaching from the original substrate, and bonding to other substrates.
As used herein, two or more contacts or other items such as conductive channels or components are said to be “electrically connected” if they are connected by a material which is sufficiently conducting to ensure that the electric potential at each of the contacts or other items is intended to be the same, e.g., is about the same, at all times under any bias conditions.
As used herein, “blocking a voltage” refers to the ability of a transistor, device, or component to prevent significant current, such as current that is greater than 0.001 times the operating current during regular conduction, from flowing through the transistor, device, or component when a voltage is applied across the transistor, device, or component. In other words, while a transistor, device, or component is blocking a voltage that is applied across it, the total current passing through the transistor, device, or component will not be greater than 0.001 times the operating current during regular conduction. Devices with off-state currents which are larger than this value exhibit high loss and low efficiency, and are typically not suitable for many applications, especially power switching applications.
As used herein, a “high-voltage device”, e.g., a high-voltage switching transistor, HEMT, bidirectional switch, or four-quadrant switch (FQS), is an electronic device which is optimized for high-voltage applications. That is, when the device is off, it is capable of blocking high voltages, such as about 300 V or higher, about 600 V or higher, or about 1200 V or higher, and when the device is on, it has a sufficiently low on-resistance (RON) for the application in which it is used, e.g., it experiences sufficiently low conduction loss when a substantial current passes through the device. A high-voltage device can at least be capable of blocking a voltage equal to the high-voltage supply or the maximum voltage in the circuit for which it is used. A high-voltage device may be capable of blocking 300 V, 600 V, 1200 V, 1700 V, 2500 V, or other suitable blocking voltage required by the application. In other words, a high-voltage device can block all voltages between 0 V and at least Vmax, where Vmax is the maximum voltage that can be supplied by the circuit or power supply, and Vmax can for example be 300 V, 600 V, 1200 V, 1700 V, 2500 V, or other suitable blocking voltage required by the application. For a bidirectional or four quadrant switch, the blocked voltage could be of any polarity less a certain maximum when the switch is OFF (±Vmax such as ±300 V or ±600 V, ±1200 V and so on), and the current can be in either direction when the switch is ON.
As used herein, a “III-N device” is a device having a conductive channel formed in a III-N material. A III-N device can be designed to operate as a transistor or switch in which the state of the device is controlled by a gate terminal or as a two terminal device that blocks current flow in one direction and conducts in another direction without a gate terminal. The III-N device can be a high-voltage device suitable for high voltage applications. In such a high-voltage device, when the device is biased off (e.g., the voltage on the gate relative to the source is less than the device threshold voltage), it is at least capable of supporting all source-drain voltages less than or equal to the high-voltage in the application in which the device is used, which for example may be 100 V, 300 V, 600 V, 1200 V, 1700 V, 2500 V, or higher. When the high voltage device is biased on (e.g., the voltage on the gate relative to the source or associated power terminal is greater than the device threshold voltage), it is able to conduct substantial current with a low on-voltage (i.e., a low voltage between the source and drain terminals or between opposite power terminals). The maximum allowable on-voltage is the maximum on-state voltage that can be sustained in the application in which the device is used.
The terms “over,” “under,” “between,” and “on” as used herein refer to a relative position of one layer with respect to other layers. As such, for example, one layer disposed over or under another layer may be directly in contact with the other layer or may have one or more intervening layers. Moreover, one layer disposed between two layers may be directly in contact with the two layers or may have one or more intervening layers. In contrast, a first layer “on” a second layer is in contact with that second layer. Additionally, the relative position of one layer with respect to other layers is provided assuming operations are performed relative to a substrate without consideration of the absolute orientation of the substrate.
In typical power switching applications in which high-voltage switching transistors are used, the transistor is during the majority of time in one of two states. In the first state, which is commonly referred to as the “ON state”, the voltage at the gate electrode relative to the source electrode is higher than the transistor threshold voltage, and substantial current flows through the transistor. In this state, the voltage difference between the source and drain is typically low, usually no more than a few volts, such as about 0.1-5 volts. In the second state, which is commonly referred to as the “OFF state”, the voltage at the gate electrode relative to the source electrode is lower than the transistor threshold voltage, and no substantial current, apart from off-state leakage current, flows through the transistor. In this second state, the voltage between the source and drain can range anywhere from about 0 V to the value of the circuit high voltage supply, which in some cases can be as high as 100 V, 300 V, 600 V, 1200 V, 1700 V, or higher, but can be less than the breakdown voltage of the transistor. In some applications, inductive elements in the circuit cause the voltage between the source and drain to be even higher than the circuit high voltage supply. Additionally, there are short times immediately after the gate has been switched on or off during which the transistor is in a transition mode between the two states described above. When the transistor is in the off state, it is said to be “blocking a voltage” between the source and drain. As used herein, “blocking a voltage” refers to the ability of a transistor, device, or component to prevent significant current, such as current that is greater than 0.001 times the average operating current during regular on-state conduction, from flowing through the transistor, device, or component when a voltage is applied across the transistor, device, or component. In other words, while a transistor, device, or component is blocking a voltage that is applied across it, the total current passing through the transistor, device, or component will not be greater than 0.001 times the average operating current during regular on-state conduction.
The details of one or more disclosed implementations of the subject matter described in this specification are set forth in the accompanying drawings and the description below. Additional features and variations may be included in the implementations as well. Other features, aspects, and advantages will become apparent from the description, the drawings and the claims.
Like reference symbols in the various drawings indicate like elements.
DETAILED DESCRIPTIONDescribed herein are electronic modules and methods of operation thereof that are suitable for maintaining low levels of EMI, thereby allowing for higher circuit stability and improved performance. The design of the modules, coupled with the design of the switches used in the modules, can result in reduced inductances as well as other parasitics, thereby leading to the above stated improvements in performance. The electronic modules can also have a reduced size and can be easier to assemble than conventional modules, thereby allowing for lower production costs.
Referring to
The E-mode transistor 422 includes a semiconductor body layer 455. Transistor 422 further includes a FET source electrode 451 and a FET gate electrode 452 on a first side of a semiconductor body layer 455, and a FET drain electrode 453 on a second side of the semiconductor body layer 455 opposite the FET source electrode 451.
The D-mode transistor 423 includes a III-N material structure 418, for example a combination of GaN and AlGaN, grown on a suitable substrate 411, which can be an electrically conductive semiconductor such as silicon (e.g., p-type or n-type Si), GaN (e.g., p-type or n-type GaN), or any other sufficiently electrically conductive substrate, or an insulating (e.g., sapphire) substrate, or semi-insulating (e.g., semi-insulating silicon carbide) substrate.
The III-N material structure 418 can include a III-N buffer layer 412, for example GaN or AlGaN, grown over the substrate 411. The buffer layer 412 can be rendered insulating or substantially free of unintentional n-type carriers. The buffer layer 412 can have a substantially uniform composition throughout, or the composition can vary. The thickness and composition of the buffer layer 412 can be optimized for high-voltage applications. That is, the buffer layer can be capable of blocking a voltage equal to the high-voltage supply or the maximum voltage in the circuit for which it is used. For example the buffer layer 412 may be capable of blocking greater than 600 V, or greater than 900 V. The thickness of the buffer layer 412 can be greater than 2 µm. For example, the III-N buffer layer can have a thickness between 5 µm and 10 µm.
The III-N material structure can further include a III-N channel layer 413 (e.g., GaN) over the III-N buffer layer 412, and a III-N barrier layer 414 (e.g., AlGaN, AlInN, or AlGaInN) over the III-N channel layer 413. The bandgap of the III-N barrier layer 414 is greater than that of the III-N channel layer 413. The III-N channel layer 413 has a different composition than the III-N barrier layer 414, and the thickness and composition of the III-N barrier layer 414 is selected such that a two-dimensional electron gas (2DEG) channel 419 (indicated by the dashed line in
Typically, III-N high electron mobility transistors (HEMTs) are formed from epitaxial (i.e., epi) III-N material structures grown by molecular beam epitaxy (MBE) or metalorganic chemical vapor deposition (MOCVD) in a reactor. The III-N material structures can be grown in a group-III polar (e.g., Ga-polar) orientation, such as the [ 0 0 0 1 ] (C-plane) orientation, as in the device shown in
An insulator layer 415 (e.g., a dielectric layer) is grown or deposited over the top surface of the III-N material structure 418. The insulator layer 415 can, for example, be formed of or include Aluminum Oxide (Al2O3), Silicon Dioxide (SiO2), SixNy, Al1-xSixN, Al1- xSixO, Al1-xSixON or any other wide bandgap insulator. Although the insulator layer 115 is shown as a single layer, it can alternatively be formed of several layers and/or materials deposited during different processing steps to form a single combined insulator layer.
A source electrode 434 and a drain electrode 436 are formed on a side of the D-mode transistor 423 opposite the substrate, such that the device 423 is characterized as a lateral III-N device (i.e., the source and drain are on the same side of the device and current flows through the device laterally between the source 434 and the drain 436). The source electrode 434 and the drain electrode 436 are in ohmic contact and electrically connected to the device 2DEG channel 419 that is formed in layer 413. The source and drain electrodes 434 and 436 can each be formed of a stack of multiple metal layers. Each metal stack can, for example, be Ti/Al/Ni/Au, Ti/Al, or another suitable stack of metal layers.
The D-mode transistor 423 further includes a gate electrode 435. The gate electrode 435 can be formed such that the insulator layer 415 extends between and separates the gate electrode 435 from the III-N material structure 418, as shown in
The low voltage E-mode device 422 is electrically connected to the high-voltage D-mode III-N device 423 to form the cascode switch 400, which can be a hybrid III-N device. Here, the drain electrode 453 of the E-mode transistor 422 is directly contacting (e.g., mounted on) and electrically connected to the source electrode 434 of the III-N transistor 423. The drain electrode 453 of the E-mode transistor 422 can be connected to the source electrode 434 of the D-mode transistor 423, for example, with solder, solder paste, conductive epoxy, conductive tape or other suitable attachment methods which allow for a high quality mechanical, thermal, and electrical connection between the FET drain electrode 453 and the D-mode transistor’s source electrode 434. The E-mode transistor 422 can be mounted above the 2DEG channel 419, as shown in
Although the gate electrode 435 of the D-mode transistor 423 is not shown in
Now referring back to
For the high side switch 382, the drain electrode 436 of the D-mode transistor is electrically connected to high-voltage plate 311 via connector 341, and the gate electrode 435 of the D-mode transistor and the source electrode 451 of the E-mode transistor are both electrically connected to the output plate 312 via wire connectors 340 and 342, respectively. For the low-side switch 383, the drain electrode 436′ of the D-mode transistor is electrically connected to output plate 312 via connector 343, and the gate electrode 435′ of the D-mode transistor and the source electrode 451′ of the E-mode transistor are both electrically connected to the ground plate 313 via wire connectors 346 and 348, respectively.
The electronic module 300 can optionally include a package in which the electronic component is encased, the package including a first input lead 372, a second input lead 373, a high-voltage lead 391, a ground lead 393, and an output lead 392. The first input lead 372 is connected to the gate electrode 452 of the E-mode transistor of high side switch 382, the second input lead 373 is connected to the gate electrode 452′ of the E-mode transistor of low side switch 383, the high-voltage lead 391 is connected to the high-voltage plate 311, the ground lead 393 is connected to the ground plate 313, and the output lead 392 is connected to the output plate 312.
In order to ensure proper operation of the half bridge circuit formed by the electronic module 300 of
A plan view and a cross-sectional view of another electronic module 500 that can provide improved performance and reliability as well as reduced complexity as compared to module 300 is shown in
As seen in
Additionally, the gate electrode 635 of the high voltage D-mode transistor 623 is electrically connected to the conductive substrate 611 by a via-hole 638 (e.g., a through-epi-via or TEV) which is formed through a portion of the III-N material structure 618. The via-hole 638 can be formed through the entire thickness of the III-N material structure 618 and extend all the way to the substrate 611, as indicated by the dashed region 638 in
Finally, a back metal layer 617 (e.g., Ti/Ni/Ag) can optionally be formed on the backside of the conductive substrate 611 opposite the III-N material structure 618. The back metal layer 617 can be used as a bonding layer to allow the substrate 611 to be attached to the underlying metal plane in module 500 with solder, solder paste, conductive epoxy, conductive tape or other suitable attachment methods which allow for a high quality mechanical, thermal, and electrical connection of the device substrate 611 to the metal layer.
Referring back to
For completeness, other aspects and features of module 500 and of the cascode switches 600 used in module 500 are as follows. Referring to
The E-mode transistor 622 includes a semiconductor body layer 655. Transistor 622 further includes a FET source electrode 651 and a FET gate electrode 652 on a first side of a semiconductor body layer 655, and a FET drain electrode 653 on a second side of the semiconductor body layer 655 opposite the FET source electrode 651.
The D-mode transistor 623 includes a III-N material structure 618, for example a combination of GaN and AlGaN, grown on an electrically conductive substrate 611, which can, for example, be an silicon (e.g., p-type or n-type Si), GaN (e.g., p-type or n-type GaN), n-type SiC, or any other sufficiently electrically conductive substrate.
The III-N material structure 618 can include a III-N buffer layer 612, for example GaN or AlGaN, grown over the substrate 611. The buffer layer 612 can be rendered insulating or substantially free of unintentional n-type carriers. The buffer layer 612 can have a substantially uniform composition throughout, or the composition can vary. The thickness and composition of the buffer layer 612 can be optimized for high-voltage applications. That is, the buffer layer can be capable of blocking a voltage equal to the high-voltage supply or the maximum voltage in the circuit for which it is used. For example the buffer layer 612 may be capable of blocking greater than 600 V, or greater than 900 V. The thickness of the buffer layer 612 can be greater than 2 µm. For example, the III-N buffer layer can have a thickness between 5 µm and 10 µm.
The III-N material structure can further include a III-N channel layer 613 (e.g., GaN) over the III-N buffer layer 612, and a III-N barrier layer 614 (e.g., AlGaN, AlInN, or AlGaInN) over the III-N channel layer 613. The bandgap of the III-N barrier layer 614 is greater than that of the III-N channel layer 613. The III-N channel layer 613 has a different composition than the III-N barrier layer 614, and the thickness and composition of the III-N barrier layer 614 is selected such that a two-dimensional electron gas (2DEG) channel 619 (indicated by the dashed line in
Typically, III-N high electron mobility transistors (HEMTs) are formed from epitaxial (i.e., epi) III-N material structures grown by molecular beam epitaxy (MBE) or metalorganic chemical vapor deposition (MOCVD) in a reactor. The III-N material structures can be grown in a group-III polar (e.g., Ga-polar) orientation, such as the [ 0 0 0 1 ] (C-plane) orientation, as in the device shown in
An insulator layer 615 (e.g., a dielectric layer) is grown or deposited over the top surface of the III-N material structure 618. The insulator layer 615 can, for example, be formed of or include Aluminum Oxide (Al2O3), Silicon Dioxide (SiO2), SixNy, Al1-xSixN, Al1- xSixO, Al1-xSixON or any other wide bandgap insulator. Although the insulator layer 115 is shown as a single layer, it can alternatively be formed of several layers and/or materials deposited during different processing steps to form a single combined insulator layer.
A source electrode 634 and a drain electrode 636 are formed on a side of the D-mode transistor 623 opposite the substrate, such that the device 623 is characterized as a lateral III-N device (i.e., the source and drain are on the same side of the device and current flows through the device laterally between the source 634 and the drain 636). The source and drain electrodes 634 and 636 can each be formed of a stack of multiple metal layers. Each metal stack can, for example, be Ti/Al/Ni/Au, Ti/Al, or another suitable stack of metal layers.
The D-mode transistor 623 further includes a gate electrode 635. The gate electrode 635 can be formed such that the insulator layer 615 is at least partially between the gate electrode and the III-N material structure 618, as shown in
The low voltage E-mode device 622 is electrically connected to the high-voltage D-mode III-N device 623 to form the cascode switch 600. Here, the drain electrode 653 of the E-mode transistor 622 is directly contacting (e.g., mounted on) and electrically connected to the source electrode 634 of the III-N transistor 623. The drain electrode 653 of the E-mode transistor 622 can be connected to the source electrode 634 of the D-mode transistor 623, for example, with solder, solder paste, conductive epoxy, conductive tape or other suitable attachment methods which allow for a high quality mechanical, thermal, and electrical connection between the FET drain electrode 653 and the D-mode transistor’s source electrode 634. The E-mode transistor 622 can be mounted above the 2DEG channel 619, as shown in
Now referring back to
For the high side switch 582, the drain electrode 636 of the D-mode transistor is electrically connected to high-voltage plate 511 via connector 541, and the source electrode 651 of the E-mode transistor is electrically connected to the output plate 512 via wire connectors 542. For the low-side switch 583, the drain electrode 636′ of the D-mode transistor is electrically connected to output plate 512 via connector 543, and the source electrode 651′ of the E-mode transistor is electrically connected to the ground plate 513 via wire connector 544. Connectors 541-544 which may comprise single wirebonds (as shown) or multiple parallel wirebonds, ribbons, conductive metal clips, or other connectors comprising conductive materials such as aluminum (Al), gold (Au), copper (Cu), or other appropriate materials.
The electronic module 500 can optionally include a package in which the electronic component is encased, the package including a first input lead 572, a second input lead 573, a high-voltage lead 591, a ground lead 593, and an output lead 592. The first input lead 572 is connected to the gate electrode 652 of the E-mode transistor of high side switch 582, the second input lead 573 is connected to the gate electrode 652′ of the E-mode transistor of low side switch 583, the high-voltage lead 591 is connected to the high-voltage plate 511, the ground lead 593 is connected to the ground plate 513, and the output lead 592 is connected to the output plate 512.
In order to ensure proper operation of the half bridge circuit formed by the electronic module 500 of
The buck-converter half bridge of
When the operating current through the inductor 104 is high, the current path transition can cause a voltage spike and ringing across the gate of the D-mode transistor 223. This voltage spike will inject charge into the gate dielectric (e.g., insulator layer 415 or 615) of the D-mode transistor and result in an increase in the channel on-resistance (RON) of the D-mode transistor, thereby increasing the on-resistance of the cascode switch 383. The reverse conduction of switch 103 occurs in the circuit of
Referring back to
The design of the cascode switch and associated module can be a critical factor for determining the performance of the low-side switch 103 during reverse conduction mode. By implementing device 600 into half bridge module 500 as the low-side device 103, and thereby eliminating the need for an external gate wire connection (such as wire 346 of
In addition, the high-side switch 582 can be operated in reverse conduction mode during certain switching sequences. Here, the gate connection between the D-mode III-N transistor of cascode switch 582 and the output plate 512 is connected through the via-hole 638, and parasitic inductance in the electronic module is further reduced. This further reduces the voltage spike and ringing experienced by the cascode switch 582 during the current path transition when switching into reverse conduction mode.
As seen in
The integrated electronic modules 900, 1000, 1100, and 1200 show a surface mount power device (SMPD) package type, however alternative module packages can be used such as a quad flat no-lead (QFN), or loss-free package (LFPAK) or other type of appropriate module package which can adequately house the high-side 582 and low-side switches 583 to form a half bridge circuit. Additionally the components of the modules 900-1200 may be oriented or arranged in a manner which best suits the needs of the designer and package type.
During the operation of module 1400, when the first input lead 572 is switched ON or OFF, both switches 582 and 582a are switched ON or OFF simultaneously. Similarly, when the second input lead 573 is switched ON or OFF, both switches 583 and 583a are switched ON or OFF simultaneously. Typically, when half-bridge circuits are paralleled using multiple discrete components, external routing wires are used which can create circuit matching issues when switched at high speeds. Integrating the switching transistors into the same electronic module can reduce switching mis-match issues and improve overall circuit performance. Although two high-side and two low-side switches are shown in
Referring back to
The substrates of high-side switches 82, 82′ and 82″ are contacting and electrically connected to output plate 15, 16, and 17 respectively. The substrates of low-side switches 8383′, and 83″ are contacting and electrically connected to ground plate 18 such that all low-side switches are contacting and electrically connected to the same metal portion of the DBC 1510. The substrates of high-side switches 82, 82′ and 82″ are each electrically isolated from one another. The drain electrode 36 of the D-mode transistor node of high-side switch 82 is connected to the high voltage plate 14 with connector 41, the drain electrode 36′ of the D-mode transistor of high-side switch 82′ is connected to the high voltage plate 14 with connector 41′, and the drain electrode 36″ of the D-mode transistor of high-side switch 82″ is connected to the high voltage plate 14 with connector 41″. The source electrode 34 of the E-mode transistor node of high-side switch 82 is connected to the output plate 15 with connector 42, the source electrode 34′ of the E-mode transistor of high-side switch 82′ is connected to output plate 16 with connector 42′, and the source electrode 34″ of the E-mode transistor of high-side switch 82″ is connected to the output plate 17 with connector 42″. The drain electrode 56 of the D-mode transistor of low-side switch 83 is connected to first phase output plate 15 with connector 43, the drain electrode 56′ of the D-mode transistor of low-side switch 83′ is connected to second phase output plate 16 with connector 43′, and the drain electrode 56″ of the D-mode transistor of low-side switch 83″ is connected to the third phase output plate 17 with connector 43″. The source electrode 54 of the E-mode transistor node of low-side switch 83 is connected to the ground plate 18 with connector 44, the source electrode 54′ of the E-mode transistor of low-side switch 83′ is connected to ground plate 18 with connector 44′, and the source electrode 54″ of the E-mode transistor of low-side switch 83″ is connected to the ground plate 18 with connector 44″.
The gate driver operates module 1500 using three independent gate signals to operate the high-side switches and three independent gate signals to operate the low-side switches. Each independent high-side gate signal from the gate driver can be can be connected to gate input nodes 94, 94′ and 94″, while each independent low-side gate signal from the gate driver can be connected to gate input nodes 95, 95′ and 95″. Integrating the 3-phase full bridge circuit 120 of
A number of implementations have been described. Nevertheless, it will be understood that various modifications may be made without departing from the spirit and scope of the techniques and devices described herein. Accordingly, other implementations are within the scope of the following claims.
Claims
1. An electronic module, comprising:
- a package and a conductive lead frame; the conductive lead frame comprising a first portion configured to be connected to a high voltage node, a second portion configured to be connected to an output node and a third portion configured to be connected to a ground node, wherein each of the first portion, second portion and third portion is electrically isolated from one another;
- a high-side switch comprising an enhancement-mode transistor and a III-N depletion-mode transistor in a cascode configuration, wherein the III-N depletion-mode transistor comprises a III-N material structure on an electrically conductive substrate; and
- a low-side switch;
- wherein a drain electrode of the III-N depletion-mode transistor is electrically connected to the first portion of the lead frame, a source electrode of the enhancement-mode transistor is electrically connected to the second portion of the lead frame, a gate electrode of the depletion-mode transistor is electrically connected to the electrically conductive substrate of the depletion-mode transistor, and the substrate of the depletion-mode transistor is electrically connected to the second portion of the lead frame.
2. The electronic module of claim 1, wherein the low-side switch comprises a second enhancement-mode transistor and a second III-N depletion-mode transistor, the second III-N depletion mode transistor comprising a second III-N material structure over a second electrically conductive substrate;
- wherein a drain electrode of the second depletion-mode transistor is electrically connected to the second portion of the lead frame, a source electrode of the second enhancement-mode transistor is connected to the third portion of the lead frame, a gate electrode of the second III-N depletion-mode transistor is electrically connected to a second electrically conductive substrate, and the second substrate is electrically connected to the third portion of the lead frame.
3. The electronic module of claim 2, wherein the high-side switch and the low-side switch form a half bridge circuit.
4. The electronic module of claim 3, wherein the depletion-mode transistor is configured to be able to block at least 600 V while the high-side switch is biased off and conduct current greater than 30 A while the high-side switch is biased on.
5. The electronic module of claim 3, further comprising a capacitor, wherein a first terminal of the capacitor is electrically connected to the first portion of the lead frame and a second terminal of the capacitor is electrically connected to the third portion of the lead frame.
6. The electronic module of claim 1, further comprising a second high-side switch and a second low-side switch, wherein the first and second high side switches are electrically connected in parallel, and the first and second low-side switches are electrically connected in parallel.
7. The electronic module of claim 5, wherein the capacitor is a hybrid capacitor comprising a resistive and a capacitive component in series.
8. The electronic module of claim 1, wherein:
- the gate, source, and drain electrodes of the first III-N depletion-mode transistor are on an opposite side of the III-N material structure from the electrically conductive substrate; and
- the III-N material structure comprises a via-hole formed therein, and
- a metal layer forming the gate electrode is electrically connected to the electrically conductive substrate though the via-hole.
9. The electronic module of claim 1, further comprising a gate driver encased within the package, wherein a first terminal of the gate driver is connected to a gate electrode of the first enhancement-mode transistor and a second terminal of the gate driver is connected to a gate electrode of the second enhancement-mode transistor.
10. The electronic module of claim 9, wherein the first or second enhancement-mode transistors are integrated internally within the gate driver.
11. A half bridge circuit, comprising;
- a high-side switch and a low-side switch each encased in a single electronic package, the package comprising a high-voltage terminal, an output terminal and a ground terminal; and
- the high-side switch comprising a first enhancement-mode transistor and a first depletion-mode III-N transistor arranged in a cascode configuration; and
- the low-side switch comprising a second enhancement-mode transistor and a second depletion-mode III-N transistor arranged in a cascode configuration;
- wherein a first drain electrode of the first III-N transistor is electrically connected to the high-voltage terminal, a first gate electrode of the first depletion-mode III-N transistor is electrically connected to the output terminal, a second drain electrode of the second III-N transistor is electrically connected to the output terminal, and a second gate electrode of the second depletion-mode III-N transistor is electrically connected to the ground terminal.
12. The circuit of claim 11, wherein the first gate electrode of the first depletion-mode III-N transistor is electrically connected to the substrate of the first depletion-mode III-N transistor, and the substrate of the first depletion-mode III-N transistor is electrically connected to the output terminal.
13. The circuit of claim 12, wherein the second gate electrode of the second depletion-mode III-N transistor is electrically connected to the substrate of the second depletion-mode III-N transistor, and the substrate of the second depletion-mode III-N transistor is electrically connected to the ground terminal.
14. The circuit of claim 13, further comprising a capacitor with a first terminal and a second terminal, wherein the first terminal of the capacitor is connected to the high-voltage terminal and the second terminal is connected to the ground terminal.
15. The circuit of claim 14, further comprising a gate driver encased within the package, wherein a first terminal of the gate driver is connected to a gate electrode of the first enhancement-mode transistor and a second terminal of the gate driver is connected to a gate electrode of the second enhancement-mode transistor.
16. The circuit of claim 15, wherein the first and second enhancement-mode transistors are integrated within the gate driver.
17. The circuit of claim 14, further comprising a second high-side switch and a second low-side switch, wherein the first and second high side switches are electrically connected in parallel, and the first and second low-side switches are electrically connected in parallel.
18. The circuit of claim 11, wherein the circuit comprises ŋ number of high side switches connected in parallel and ŋ of low side switches connected in parallel.
19. An electronic module, comprising:
- a first, second, and third high-side switch;
- a first, second, and third low-side switch; and
- a single common electronic package encasing each switch of the first, second, and third high-side switch and first, second, and third low-side switch, wherein the electronic package comprises a first metal layer electrically connected to a high-voltage terminal, and a second metal layer electrically connected to a ground terminal,
- wherein the first, second, and third low-side switch each comprises an enhancement-mode transistor and a depletion-mode III-N transistor arranged in a cascode configuration, each respective depletion-mode III-N transistor comprises a respective III-N material structure formed over a respective electrically conductive substrate, each conductive substrate of the first, second, and third low-side switch is electrically connected to the second metal layer of the electronic package, and each respective gate electrode of the first, second, and third depletion-mode III-N transistor is electrically connected to its respective electrically conductive substrate; and
- wherein the first, second, and third high-side switch and the first, second, and third low-side switch form a 3-phase bridge circuit.
20. The electronic module of claim 19, the package further comprising a third, fourth, and fifth metal layer, wherein a substrate of the first high-side switch is connected to the third metal layer, a substrate of the second high-side switch is connected to the fourth metal layer, and a substrate of the third high-side switch is connected to the fifth metal layer, and wherein the first, second, third, fourth, and fifth metal layers are all electrically isolated from one another.
21. The electronic module of claim 20, further comprising a first output terminal, a second output terminal, and a third output terminal, wherein the first output terminal is electrically connected to the third metal layer, the second output terminal is electrically connected to the fourth metal layer, and the third output terminal is electrically connected to the fifth metal layer.
22. The electronic module of claim 21, wherein, in the first low side-switch, the gate electrode of the III-N depletion-mode transistor is on an opposite side of the III-N material structure from the electrically conductive substrate, and the III-N material structure comprises a via-hole formed therein, and a metal layer forming the gate electrode is electrically connected to the electrically conductive substrate though the via-hole.
23. The electronic module of claim 19, further comprising a capacitor, wherein a first terminal of the capacitor is electrically connected to the first metal layer and a second terminal of the capacitor is electrically connected to the second metal layer.
Type: Application
Filed: May 30, 2023
Publication Date: Sep 28, 2023
Patent Grant number: 12074150
Inventors: David Michael Rhodes (Santa Barbara, CA), Yifeng Wu (Goleta, CA), Sung Hae Yea (La Canada, CA), Primit Parikh (Goleta, CA)
Application Number: 18/325,829