MEMORY SYSTEM AND WIRING BOARD
A memory system includes: a first wiring board having first and second interconnections and a first side surface; a second wiring board having third and fourth interconnections and a second side surface; first and second projecting parts each provided at one of the first and second side surfaces; first and second recessed parts each provided at the other of the first and second side surfaces; and a memory and a memory controller mounted on the first and second wiring boards, respectively. The first and second projecting part are connected to one of the first and third interconnections and one of the second and fourth interconnections, respectively. The first and second recessed parts is connected to the other of the first and third interconnections and the other of the second and fourth interconnections, respectively. The first projecting part is engaged with the first recessed part to electrically connect the memory to the memory controller via the first and third interconnections. The second projecting part is engaged with the second recessed part to electrically connect the memory to the memory controller via the second and fourth interconnections.
Latest Kioxia Corporation Patents:
- SEMICONDUCTOR STORAGE DEVICE AND MANUFACTURING METHOD OF SEMICONDUCTOR STORAGE DEVICE
- SEMICONDUCTOR MEMORY DEVICE
- TRANSMISSION ELECTRON MICROSCOPE AND SAMPLE ANALYSIS METHOD USING TRANSMISSION ELECTRON MICROSCOPE
- SEMICONDUCTOR MEMORY DEVICE
- SYSTEM AND METHOD OF WRITING TO NONVOLATILE MEMORY USING WRITE BUFFERS
This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2022-096550, filed Jun. 15, 2022, the entire contents of which are incorporated herein by reference.
FIELDEmbodiments described herein relate generally to a memory system and a wiring board.
BACKGROUNDA memory system having a memory and a controller mounted on a wiring board has recently been known. In such a memory system, electronic components such as a memory and a controller are mounted on a wiring board via connection members such as solders. As the function and performance of the memory system improve, the number of electronic components mounted on the wiring board may increase and the areas of the wiring board may decrease. That is, the mounting area of the electronic components on the wiring board is often restricted. Furthermore, the memory and the controller mounted on the wiring board are often detached from the wiring board for repair and analysis. Connection members are heated and melted to detach the electronic components such as the memory and the controller from the wiring board. This heating results in the application of thermal stress to the electronic components.
At least one embodiment provides a memory system and a wiring board capable of suitably mounting electronic components.
In general, according to at least one embodiment, a memory system includes: a first wiring board having a first interconnection, a second interconnection, and a first side surface; a second wiring board having a third interconnection, a fourth interconnection, and a second side surface; a first projecting part and a second projecting part each provided at one of the first side surface and the second side surface independently; a first recessed part and a second recessed part each provided at the other of the first side surface and the second side surface; a memory mounted on the first wiring board and electrically connected to the first interconnection and the second interconnection; and a memory controller mounted on the second wiring board and electrically connected to the third interconnection and the fourth interconnection. The first projecting part is connected to one of the first interconnection and the third interconnection. The second projecting part is connected to one of the second interconnection and the fourth interconnection. The first recessed part is connected to the other of the first interconnection and the third interconnection. The second recessed part is connected to the other of the second interconnection and the fourth interconnection. The first projecting part is engaged with the first recessed part to electrically connect the memory to the memory controller via the first interconnection and the third interconnection. The second projecting part is engaged with the second recessed part to electrically connect the memory to the memory controller via the second interconnection and the fourth interconnection.
Hereinafter, embodiments will be described with reference to the drawings. A relation between a thickness and a planar dimension of each component illustrated in the drawings, a ratio of the thickness of each component, and the like may be different from those of an actual product. In addition, in the embodiments, substantially the same components are denoted by the same reference signs, and descriptions are appropriately omitted or simplified.
In the present embodiments, “connect/connection” encompasses not only structurally connect/structural connection but also electrically connect/electrical connection.
Configuration Example of Memory SystemThe memory system 1 includes a storage device such as a solid state drive (SSD). The storage device is available to various types of electronic apparatuses such as a personal computer, a smartphone, and a tablet device.
The host device 2 functions to control the memory system 1. Examples of the host device 2 include a server and a personal computer.
The memory system 1 includes a memory controller 11, NAND memories 12, and dynamic random access memories (DRAM) 13. The memory system 1 is formed by connecting a plurality of wiring boards on which electronic components such as the memory controller 11, the NAND memories 12, or the DRAMs 13 are respectively mounted. Configurations of the plurality of wiring boards will be described later.
The memory controller 11 controls the execution of operations such as write, read, and erasure of data from/to the NAND memories 12 and the DRAMs 13 on the basis of, for example, an access request from the host device 2. The memory controller 11 is an example of the electronic component. The memory controller 11 is a semiconductor device configured as, for example, an SoC.
The NAND memory 12 is a NAND flash memory. The NAND memory 12 stores data in a non-volatile manner. While
The DRAM 13 temporarily stores, for example, data that is received from the host device 2 and that is not written yet to the NAND memory 12 and data that is read from the NAND memory 12 and that is not transmitted yet to the host device 2. While
A wiring board 10 available to the memory system 1 will be described. For example, the wiring board 10 is a printed wiring board (PWB).
As illustrated in
The wiring board 10 has an external surface 111 and at least one of a side surface 112 or 113. The external surface 111 is a surface on which the electronic components such as the memory controller 11, the NAND memories 12, or the DRAMs 13 are mounted. These electronic components are mounted on the external surface 111 via connection members such as solders. The side surface 112 and the side surface 113 are each a surface contacting the other wiring board 10 when one wiring board 10 is fitted into the other wiring board 10.
The insulating base material 101 contains an insulating material, e.g., a glass cloth. The material of the insulating base material 101 is not limited to the glass cloth. For example, the other insulating material such as a glass substrate, a ceramic substrate, a glass epoxy substrate, or a prepreg may be used for the insulating base material 101. The insulating base material 101 has a first surface and a second surface.
The interconnection layers 102 are each provided on the first or second surface of the insulating base material 101. The interconnection layers 102 each include connection pads, not illustrated, exposed to the external surface 111 of the wiring board 10.
The insulating layers 103 are provided on the first and second surfaces of the insulating base material 101 and cover the interconnection layers 102. The insulating layers 103 are formed using, for example, a solder resist.
The projecting parts 104 are provided at the side surface 112 of the wiring board 10 and extend from the interconnection layers 102 in, for example, an X-axis direction.
The recessed parts 105 are provided near the side surface 113 of the wiring board 10 and face the interconnection layers 102. The recessed parts 105 extend, for example, from the side surface 113 to the interconnection layers 102 along the X-axis direction. It is preferable that a width (length) in a Y-axis direction and a width (length) in the Z-axis direction of the recessed parts 105 are larger than, for example, a width (length) in the Y-axis direction and a width (length) in the Z-axis direction of the corresponding projecting parts 104.
The memory system 1 according to at least one embodiment includes a plurality of wiring boards 10 on which the electronic components such as the memory controller 11, the NAND memories 12, or the DRAMs 13 are mounted. The projecting parts 104 provided at one wiring board 10 are fitted into the recessed parts 105 provided at the other wiring board 10 among the plurality of wiring boards 10. The interconnections on the plurality of wiring boards 10 can be thereby electrically connected.
First Structural Example of Memory System 1As illustrated in
As illustrated in
The projecting parts 104 of the wiring board 10A are fitted into the recessed parts 105 of the wiring board 10B to form joint parts 107, as illustrated in
As a comparative example of connecting a plurality of wiring boards, there is a connection method by, for example, overlapping parts of the external surfaces of the plurality of wiring boards. With this method, electronic components cannot be mounted in portions where the external surfaces of the plurality of wiring boards overlap, resulting in a smaller mounting area of the electronic components on each wiring board. On the other hand, according to the first structural example of the memory system 1, the plurality of wiring boards 10 are connected by facing the side surfaces of the wiring boards 10. Therefore, it is possible to prevent a reduction in the mounting area of the electronic components on each wiring board 10. Furthermore, in the memory system 1 according to the embodiment, the plurality of wiring boards 10 can be connected without connectors.
Moreover, it is known that when a plurality of electronic components are mounted on one wiring board and then part of the mounted electronic components are replaced, the wiring board is heated to melt solders and the electronic components to be replaced are separated from the wiring board. In this case, the electronic components mounted on the wiring board and unnecessary to be replaced are also heated, which may result in degradation of the electronic components unnecessary to be replaced. By contrast, according to the first structural example of the memory system 1, the wiring board 10 on which the electronic components to be replaced are mounted can be easily separated from the other wiring boards 10. In addition, only the wiring board 10 on which the electronic components to be replaced are mounted can be heated, thus preventing the degradation in the electronic components unnecessary to be replaced.
Furthermore, according to the first structural example of the memory system 1, the wiring board 10A can be separated from the wiring board 10B. The wiring board 10B can be replaced by another wiring board 10C different from the wiring board in the number of mounted NAND memories 12, as illustrated in
As illustrated in
As illustrated in
As illustrated in
As illustrated in
The projecting parts 104a of the wiring board 10a are fitted into the recessed parts 105b of the wiring board 10b to form joint parts 107a, as illustrated in
The projecting part 104b of the wiring board 10c are fitted into the recessed parts 105a of the wiring board 10a to form joint parts 107b, as illustrated in
The projecting parts 104d of the wiring board 10d are fitted into the recessed parts 105c of the wiring board 10b to form joint parts 107c, as illustrated in
The projecting parts 104c of the wiring board 10c are fitted into the recessed parts 105d of the wiring board 10d to form joint parts 107d, as illustrated in
While the example in which the wiring board 10a has the projecting parts 104a and the wiring board 10b has the recessed parts 105b is described, the disclosure is not limited to this example. The wiring board 10a may have the recessed parts 105b and the wiring board 10b may have the projecting parts 104a.
While the example in which the wiring board 10a has the recessed parts 105a and the wiring board 10c has the projecting parts 104b is described, the disclosure is not limited to this example. The wiring board 10a may have the projecting parts 104b and the wiring board 10c may have the recessed parts 105a.
While the example in which the wiring board 10b has the recessed parts 105c and the wiring board 10d has the projecting parts 104d is described, the disclosure is not limited to this example. The wiring board 10b may have the projecting parts 104d and the wiring board 10d may have the recessed parts 105c.
While the example in which the wiring board 10c has the projecting parts 104c and the wiring board 10d has the recessed parts 105d is described, the disclosure is not limited to this example. The wiring board 10c may have the recessed parts 105d and the wiring board 10d may have the projecting parts 104c.
According to the second structural example of the memory system 1, the plurality of wiring boards 10a to 10d are connected by facing the side surfaces of the wiring board 10a to 10d. Therefore, it is possible to prevent a reduction in the mounting area of the electronic components on each of the wiring boards 10a to 10d. Furthermore, according to the second structural example of the memory system 1, the plurality of wiring boards 10a to 10d can be connected without connectors.
Furthermore, according to the second structural example of the memory system 1, when some failure occurs, for example, to the NAND memories 12 mounted on the wiring board 10b, the wiring boards 10a, 10c, and 10d can be easily separated from the wiring board 10b as illustrated in
Moreover, according to the second structural example of the memory system 1, even when the wiring board on which part of electronic components are mounted is replaced to accompany a change in specifications or the like, the wiring boards unnecessary to be replaced can be reused without replacement. Therefore, it is possible to eliminate several processes accompanying the change in specifications.
First Example of Method of Forming Projecting Parts 104A first example of a method of forming the projecting parts 104 provided at the wiring board 10 will be described with reference to
First, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
A second example of the method of forming the projecting parts 104 provided at the wiring board 10 will be described with reference to
First, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
An example of a method of forming the recessed parts 105 provided at the wiring board 10 will be described with reference to
First, as illustrated in
Next, as illustrated in
As illustrated in
The metal film 109 is provided on surfaces of the projecting parts 104. The metal film 110 is provided on surfaces of the recessed parts 105. The metal films 109 or 110 can be formed by, for example, using a method such as an electroless plating method, an evaporation method, or sputtering to deposit a metal material such as copper or gold on the surfaces of the projecting parts 104 or the recessed parts 105. When the evaporation method is used, the metal films 109 and 110 may be formed by evaporating nickel or chromium and then evaporating gold on nickel or chromium.
The second modification of the wiring board 10 has recessed parts 120 provided at the external surface 111 in addition to the structure illustrated in
The recessed parts 120 function as insertion holes into which a jumper for fixing the plurality of wiring boards 10 is inserted. The recessed parts 120 penetrate the insulating layers 103 and extend to the insulating base material 101 each at a position, for example, where the recessed part 120 does not overlap the interconnection layers 102. The recessed parts 120 are formed by, for example, working the insulating layers 103 and the insulating base material 101 in the thickness direction (Z direction) using an instrument such as the drill after forming the insulating layers 103. The recessed parts 120 are not necessarily through via holes and other electronic components may be mounted on opposite sides to the recessed parts 120.
Inserting the jumpers 121 into the recessed parts 120 of the wiring board 10X2 and those of the wiring board 10Y2 enables fixation of the wiring board 10X2 to the wiring board 10Y2. The wiring board 10X2 is separated from the wiring board 10Y2 after detaching the jumpers 121. Using the jumpers 121 can make postures of the wiring boards 10X2 and 10Y2 stable after fitting the projecting parts 104 into the recessed parts 105. This can control unintended and unnecessary separation of the wiring board 10X2 from the wiring board 10Y2.
The jumpers 121 may have insulating properties so that the projecting parts 104 are fitted into the recessed parts 105 to connect the plurality of wiring boards 10 in the memory system 1 according to the embodiment. Furthermore, a plurality of recessed parts 120 may be formed on each of three or more wiring boards 10 to fix the three or more wiring boards 10 to one another using one or a plurality of jumpers 121.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the disclosure. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the disclosure. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the disclosure.
Claims
1. A memory system comprising:
- a first wiring board having a first interconnection, a second interconnection, and a first side surface;
- a second wiring board having a third interconnection, a fourth interconnection, and a second side surface;
- a first projecting part and a second projecting part provided at one of the first side surface and the second side surface, respectively;
- a first recessed part and a second recessed part provided at the other of the first side surface and the second side surface, respectively;
- a memory mounted on the first wiring board and electrically connected to the first interconnection and the second interconnection; and
- a memory controller mounted on the second wiring board and electrically connected to the third interconnection and the fourth interconnection, wherein
- the first projecting part is connected to one of the first interconnection and the third interconnection,
- the second projecting part is connected to one of the second interconnection and the fourth interconnection,
- the first recessed part is connected to the other of the first interconnection and the third interconnection,
- the second recessed part is connected to the other of the second interconnection and the fourth interconnection,
- the first projecting part is engaged with the first recessed part to electrically connect the memory to the memory controller via the first interconnection and the third interconnection, and
- the second projecting part is engaged with the second recessed part to electrically connect the memory to the memory controller via the second interconnection and the fourth interconnection.
2. The memory system according to claim 1, wherein
- the first interconnection and the second interconnection are disposed on different layers, and
- the third interconnection and the fourth interconnection are disposed on different layers.
3. The memory system according to claim 2, further comprising an insulating base material between the first interconnection and the second interconnection.
4. The memory system according to claim 2, further comprising an insulating layer, the first interconnection and the second interconnection embedded within the insulating layer.
5. The memory system according to claim 2, wherein the first interconnection and the second interconnection include a copper material.
6. The memory system according to claim 1, further comprising:
- a metal film disposed on a surface of at least one of the first projecting part, the second projecting part, the first recessed part, and the second recessed part.
7. The memory system according to claim 1, wherein
- the second wiring board further has a fifth interconnection, a sixth interconnection, and a third side surface, the fifth interconnection and the sixth interconnection being different from the third interconnection and the fourth interconnection, respectively, and the third side surface being different from the second side surface,
- the memory system further comprises: a third wiring board having a seventh interconnection, an eighth interconnection, and a fourth side surface; a third projecting part and a fourth projecting part provided at one of the third side surface and the fourth side surface, respectively; a third recessed part and a fourth recessed part provided at the other of the third side surface and the fourth side surface, respectively; and a dynamic random access memory mounted on the third wiring board and electrically connected to the fifth interconnection and the sixth interconnection, and wherein the third projecting part is connected to one of the fifth interconnection and the seventh interconnection, the fourth projecting part is connected to one of the sixth interconnection and the eighth interconnection, the third recessed part is connected to the other of the fifth interconnection and the seventh interconnection, the fourth recessed part is connected to the other of the sixth interconnection and the eighth interconnection, the third projecting part is engaged with the third recessed part to electrically connect the memory controller to the dynamic random access memory via the fifth interconnection and the seventh interconnection, and the fourth projecting part is engaged with the fourth recessed part to electrically connect the memory controller to the dynamic random access memory via the sixth interconnection and the eighth interconnection.
8. The memory system according to claim 1, wherein the first wiring board and the second wiring board each include a printed wiring board.
9. The memory system according to claim 1, wherein the first projecting part and the second projecting part are formed of the same material as the first interconnection and the second interconnection.
10. The memory system according to claim 1, wherein the first projecting part and the second projecting part are tapered.
11. The memory system according to claim 1, wherein the memory includes a NAND memory.
12. The memory system according to claim 1, wherein the memory includes dynamic random access memory.
13. The memory system according to claim 1, wherein the memory controller includes a system on chip.
14. The memory system according to claim 1, wherein
- the first interconnection and the second interconnection are disposed on the same layer, and
- the third interconnection and the fourth interconnection are disposed on the same layer.
15. A wiring board comprising:
- a first wiring board having a first interconnection, a second interconnection, and a first side surface, the first and second interconnections being arranged such that a memory is mountable on the first wiring board;
- a second wiring board having a third interconnection, a fourth interconnection, and a second side surface, the third and fourth interconnections being arranged such that a memory controller is mountable on the second wiring board;
- a first projecting part and a second projecting part provided at the first side surface or the second side surface, respectively; and
- a first recessed part and a second recessed part-provided at the other of the first side surface or the second side surface, respectively, wherein
- the first projecting part is connected to one of the first interconnection and the third interconnection,
- the second projecting part is connected to one of the second interconnection and the fourth interconnection,
- the first recessed part is connected to the other of the first interconnection and the third interconnection,
- the second recessed part is connected to the other of the second interconnection and the fourth interconnection,
- the first projecting part is engaged with the first recessed part to enable electrical connection of the first interconnection to the third interconnection, and
- the second projecting part is engaged with the second recessed part to enable electrical connection of the second interconnection to the fourth interconnection.
16. The wiring board according to claim 15, wherein
- the first interconnection and the second interconnection are disposed on different layers, and
- the third interconnection and the fourth interconnection are disposed on different layers.
17. The wiring board according to claim 15, further comprising:
- a metal film disposed on a surface of at least one of the first projecting part, the second projecting part, the first recessed part, and the second recessed part.
18. The wiring board according to claim 15, wherein the first projecting part and the second projecting part are formed of the same material as the first interconnection and the second interconnection.
19. The wiring board according to claim 15, wherein the first projecting part and the second projecting part are tapered.
20. The wiring board according to claim 15, wherein
- the first interconnection and the second interconnection are disposed on the same layer, and
- the third interconnection and the fourth interconnection are disposed on the same layer.
Type: Application
Filed: Feb 2, 2023
Publication Date: Dec 21, 2023
Applicant: Kioxia Corporation (Tokyo)
Inventors: Kenta IWASAKI (Hiratsuka Kanagawa), Masayuki KAGA (Kamakura Kanagawa), Katsuji SUZUKI (Yokohama Kanagawa), Tsuneyori INO (Fujisawa Kanagawa), Makoto AOKI (Yokohama Kanagawa)
Application Number: 18/163,521