Reference voltage generating circuit for a semiconductor device formed in a semiconductor substrate which generates a reference voltage with a positive temperature coefficient
First and second P-regions are disposed in N-wells to form first and second PN junctions. The area of the second PN junction is greater than that of the first PN junction. The N-wells and the first and second P-regions are connected between the power supply level for and the ground level, thereby generating a potential difference between the first and second P-regions. This potential difference has a positive temperature coefficient, which is amplified to be supplied as a reference voltage.
Latest Sharp Kabushiki Kaisha Patents:
- Method and user equipment for resource selection approach adaptation
- Display device including anisotropic conductive film (ACF)
- Display device including separation wall having canopy-shaped metal layer
- Method of channel scheduling for narrowband internet of things in non-terrestrial network and user equipment using the same
- Display device with a common function layer separated into a display side and a through-hole side
1. Field of the Invention
This invention relates to a reference voltage generating circuit, and also to a voltage reducing circuit for a semiconductor device.
2. Description of the Related Art
FIG. 4 shows a conventional reference voltage generating circuit 4 which is used in a voltage reducing circuit 5. The reference voltage generating circuit 4 includes a series circuit of a resistor R.sub.11, and three N-channel transistors NT.sub.11, NT.sub.12 and NT.sub.13 which is connected between a power supply (Vcc) and the ground level. The gate of each of the transistors NT.sub.11 -NT.sub.13 is connected to the drain of the respective transistor. A reference voltage V.sub.ref which is the sum of the threshold values V.sub.th of the transistors NT.sub.11 -N.sub.13 is output from the node of the resistor R.sub.11 and the transistor NT.sub.11 to the inverting input of a differential amplifier OP.sub.11. The output of the amplifier OP.sub.11 is coupled to the gate of a P-channel transistor PT.sub.11 of the voltage reducing circuit 5. The source of the transistor PT.sub.11 is connected to the power supply (Vcc). A reduced voltage V.sub.int is supplied to a load Z from the drain of the transistor PT.sub.11. The node T.sub.11 of the transistor PT.sub.11 and the load Z is connected to the non-inverting input of the amplifier OP.sub.11. The conductance of the transistor PT.sub.11 is controlled by the output of the amplifier OP.sub.11 so that the potential difference (V.sub.int -V.sub.ref) becomes approximately zero. Therefore, the level of the reduced voltage V.sub.int is substantially equal to that of the reference voltage V.sub.ref (i.e., the sum of the threshold values V.sub.th of the transistors NT.sub.11 -NT.sub.13) without depending upon the power supply V.sub.cc and the load Z.
The threshold values V.sub.th of the transistors NT.sub.11 -NT.sub.13 are uneven because of variations in characteristics caused in the manufacturing process. As a result, the reference voltage V.sub.ref greatly varies for each reference voltage generating circuit, and consequently the reduced voltage V.sub.int widely varies for each voltage reducing circuit. Hereinafter, such a variation of the reference voltage V.sub.ref or reduced voltage V.sub.int is referred to as "the manufacturing variation".
As shown in FIG. 3, the threshold value V.sub.th of a transistor is large at a low temperature, with a result that both the reference voltage V.sub.ref and reduced voltage V.sub.int increase as the temperature drops (namely, these voltages have a negative temperature coefficient). This causes a problem in that, when MOS transistors with the gate length of 1 .mu.m or less are used as the load Z, the reliability of such MOS transistors is impaired. That is, the short gate length increases the electric field strength, thereby allowing hot carriers to be generated. Hot carriers tend to be generated more easily as the field strength increases or the temperature decreases, and adversely affect the reliability of such micro-sized MOS transistors. As mentioned above, in the conventional reference voltage generating circuit (and hence in the conventional voltage reducing circuit), the reference voltage V.sub.ref (and the reduced voltage V.sub.int) increases as the temperature drops, resulting in that the generation of hot carriers is accelerated. This produces a detrimental effect to the reliability of micro-sized MOS transistors, especially at a low temperature.
Some reference voltage generating circuits which generate a reference voltage with a reduced or zero temperature coefficient have been proposed (for example, Japanese Patent Publications (Kokai) Nos. 61(1986)-169,920, 63(1988)-258,108, and 2(1990)-75,010). However, these improved circuits cannot generate a reference voltage with a positive temperature coefficient.
SUMMARY OF THE INVENTIONThe reference voltage generating circuit of this invention, which overcomes the above-discussed and numerous other disadvantages and deficiencies of the conventional circuits, comprises: a semiconductor substrate; a well having a first conductivity type and being formed in said substrate, said well being connected to a first potential level; at least one first region having a second conductivity type and being formed in said well, said first region and said well forming a first PN junction; at least one second region having the second conductivity type and being formed in said well, said second region and said well forming a second PN junction, said first and second regions being connected to a second potential level, and said first and second PN junctions being different in size from each other; and amplifying means, electrically connected to said first and second regions, for amplifying the voltage difference between said first and second regions, the output of said amplifying means being output as a reference voltage.
Another reference voltage generating circuit according to the invention comprises: a semiconductor substrate; at least one first well having a first conductivity type and being formed in said substrate, said first well being connected to a first potential level; at least one second well having the first conductivity type and being formed in said substrate, said second well being connected to the first potential level; at least one first region having a second conductivity type and being formed in said first well, said first region and said first well forming a first PN junction; at least one second region having the second conductivity type and being formed in said second well, said second region and said second well forming a second PN junction, said first and second regions being connected to a second potential level, and said first and second PN junctions being different in size from each other; and amplifying means, electrically connected to said first and second regions, for amplifying the voltage difference between said first and second regions, the output of said amplifying means being output as a reference voltage.
In another aspect of the invention, a voltage reducing circuit comprises: a semiconductor substrate; a well having a first conductivity type and being formed in said substrate, said well being connected to a first potential level; at least one first region having a second conductivity type and being formed in said well, said first region and said well forming a first PN junction; at least one second region having the second conductivity type and being formed in said well, said second region and said well forming a second PN junction, said first and second being connected to a second potential level, and said first and second PN junctions being different in size from each other; amplifying means, electrically connected to said first and second regions, for amplifying the voltage difference between said first and second regions, the output of said amplifying means being output as a reference voltage; and generating means, connected to the output of said amplifying means, for generating a reduced voltage on the basis of said reference voltage.
Another voltage reducing circuit according to the invention comprising: a semiconductor substrate; at least first well having a first conductivity type and being formed in said substrate, said first well being connected to a first potential level; at least one second well having the first conductivity type and being formed in said substrate, said second well being connected to a first potential level; at least one first region having a second conductivity type and being formed in said first well, said first region and said first well forming a first PN junction; at least one second region having the second conductivity type and being formed in said second well, said second region and said second well forming a second PN junction, said first and second regions being connected to a second potential level, and said first and second PN junctions being different in size from each other; amplifying means, electrically connected to said first and second regions, for amplifying the voltage difference between said first and second regions, the output of said amplifying means being output as a reference voltage; and generating means, connected to the output of said amplifying means, for generating a reduced voltage on the basis of said reference voltage.
In the above configurations of the reference voltage generating circuits and voltage reducing circuits the following characters may be included:
said first potential level is the ground level;
said first conductivity type is the N-type;
said second potential level is a positive level;
said second conductivity type is the P-type;
said first and second PN junctions are forward-biased; and
the ratio of the area of said second PN junction to that of said first PN junction is predetermined.
Thus, the invention described herein makes possible the objectives of:
(1) providing a reference voltage generating circuit in which the manufacturing variation does not occur;
(2) providing a reference voltage generating circuit which accurately generates a reference voltage without suffering the manufacturing variations;
(3) providing a reference voltage generating circuit which generates a reference voltage with a positive temperature coefficient;
(4) providing a voltage reducing circuit in which the manufacturing variation does not occur
(5) providing a voltage reducing circuit which accurately generates a reduced voltage without suffering the manufacturing variations; and
(6) providing a voltage reducing circuit which generates a reduced voltage with a positive temperature coefficient.
BRIEF DESCRIPTION OF THE DRAWINGSThis invention may be better understood and its numerous objects and advantages will become apparent to those skilled in the art by reference to the accompanying drawings as follows:
FIG. 1 is a diagram illustrating an embodiment of the invention;
FIG. 2 is a graph showing the temperature dependence of the potential difference in the embodiment of FIG. 1;
FIG. 3 is a graph showing the temperature dependence of the threshold value in a conventional circuit;
FIG. 4 is a circuit diagram illustrating a conventional voltage reducing circuit.
DESCRIPTION OF THE PREFERRED EMBODIMENTSFIG. 1 illustrates a reference voltage generating circuit 1 and voltage reducing circuit 2 according to an embodiment of the invention. The reference voltage generating circuit 1 includes two diodes D.sub.1 and D.sub.2, two pullup resistors R.sub.3 and R.sub.4, and a differential amplifier OP.sub.1. The diodes D.sub.1 and D.sub.2 are formed in a P.sup.- -substrate 3. More specifically, two N.sup.- -wells W.sub.1 and W.sub.2 are formed in the surface region of the P.sup.- -substrate 3, and first and second P.sup.+ -regions P.sub.1 and P.sub.2 are formed in the N.sup.- -wells W.sub.1 and W.sub.2 by a well known technique, respectively, whereby first and second PN junctions J.sub.1 and J.sub.2 are established at the interfaces between the P.sup.+ -regions P.sub.1 and P.sub.2 and the N.sup.- -wells W.sub.1 and W.sub.2 to constitute the diodes D.sub.1 and D.sub.2. The substrate 3 and the N.sup.- -wells W.sub.1 and W.sub.2 are grounded. The area of the second P.sup.+ -region P.sub.2 is larger than that of the first P.sup.+ -region P.sub.1 so that the second PN junction J.sub.2 is greater in area than the first PN junction J.sub.1. The pullup resistor R.sub.3 is connected between the first P.sup.+ -region P.sub.1 and a power supply (Vcc) to form a series circuit of the resistor R.sub.3 and the first diode D.sub.1 which is connected between the power supply and the ground. Similarly, the pullup resistor R.sub.4 is connected between the second P.sup.+ -region P.sub.2 and the power supply (V.sub.cc) to form a series circuit of the resistor R.sub.4 and second diode D.sub.2 which is connected between the power supply and the ground. The pullup resistors R.sub.3 and R.sub.4 have the same value so that currents of the substantially same magnitude flow through the diodes D.sub.1 and D.sub.2.
The node T.sub.1 of the pullup resistor R.sub.3 and the first P.sup.+ -region P.sub.1 is coupled to the non-inverting input of the differential amplifier OP.sub.1, and the node T.sub.2 of the pullup resistor R.sub.4 and the second P.sup.+ -region P.sub.2 is coupled to the inverting input of the differential amplifier OP.sub.1 through a resistor R.sub.1, so that the amplifier OP.sub.1 amplifies the difference (V.sub.ref1 -V.sub.ref2) between the potential V.sub.ref2 at the node T.sub.2 and the potential V.sub.ref1 at the node T.sub.1. The output (node T.sub.3) of the amplifier OP.sub.1 is connected to the inverting input through a resistor R.sub.2. As described below, the potential V.sub.ref2 at the node T.sub.2 is slightly lower than the potential V.sub.ref1 at the node T.sub.1 by about 0.1 V), and the potential difference V.sub.D (=V.sub.ref1 -V.sub.ref2) is determined by the ratio of the size (S.sub.2) of the second PN junction J.sub.2 to the size (S.sub.1) of the first PN junction J.sub.1 and increases in proportion to a rise of the temperature.
Generally, the forward voltage V.sub.F of a diode can be expressed as follows:
V.sub.F =V.sub.T .multidot.1n(I.sub.D /I.sub.S) (1)
where V.sub.T =k.multidot.T/q k is Boltzmann's constant, T is an absolute temperature, and q is an electron charge), I.sub.D is the current density of the PN junction, and I.sub.S is the reverse saturation current. When the areas of the first and second PN junctions J.sub.1 and J.sub.2 are designated by A.sub.1 and A.sub.2, respectively, the area ratio R of the first and second PN junctions is R=A.sub.2 /A.sub.1. When the PN junctions J.sub.1 and J.sub.2 are shallow, the areas A.sub.1 and A.sub.2 of the PN junctions J.sub.1 and J.sub.2 can be deemed to be respectively equal to those of the P.sup.+ -regions P.sub.1 and P.sub.2. As described above, the currents I.sub.0 having the same magnitude respectively flow through the diodes D.sub.1 and D.sub.2, and therefore the current densities I.sub.D1 and I.sub.D2 of the first and second PN junctions J.sub.1 and J.sub.2 can be respectively expressed as:
I.sub.D1 =I.sub.0 /A.sub.1 (2)
I.sub.D2 =I.sub.0 /A.sub.2 =I.sub.0 /(R.multidot.A.sub.1) (3).
The potentials V.sub.ref1 and V.sub.ref2 are equal to the forward voltages V.sub.F1 and V.sub.F2 of the diodes D.sub.1 and D.sub.2, respectively. By substituting the expressions (2) and (3) into the expression (1), therefore, the potentials V.sub.ref1 and V.sub.ref2 can be respectively obtained by the following expressions (4) and (5):
V.sub.ref1 =V.sub.F1 =V.sub.T .multidot.1n(I.sub.D1 /I.sub.S)=V.sub.T .multidot.1n{I.sub.0 /(A.sub.1 .multidot.I.sub.S)} (4)
V.sub.ref2 =V.sub.F2 =V.sub.T .multidot.1n(I.sub.D2 /I.sub.S)=V.sub.T .multidot.1n{I.sub.0 /(R.multidot.A.sub.1 .multidot.I.sub.S)}(5).
The potential difference V.sub.D can be obtained as follows: ##EQU1## By substituting V.sub.T =k.multidot.T/q into expression (6), the potential difference VD can be shown as:
V.sub.D =k.multidot.T.multidot.1n(R)/q (7).
Namely, the potential difference V.sub.D varies in proportion to the area ratio R of the first and second PN junctions J.sub.1 and J.sub.2. The area ratio R can be precisely set by adequately determining the pattern of the first and second P.sup.+ -regions P.sub.1 and P.sub.2. According to the embodiment, therefore, the potential difference V.sub.D is not affected by the manufacturing variations. When the area ratio R is 10 (namely, the P.sup.+ -region P.sub.2 is ten times as wide as the P.sup.+ -region P.sub.1) and the temperature is 27.degree. C., the potential difference V.sub.D (=k.multidot.T.multidot.1n10) is approximately 60 mV.
From expression (7),
.differential.(V.sub.D)/.differential.T=k.multidot.1n(R)/q (8).
This means that the potential difference V.sub.D has a positive temperature coefficient as shown in FIG. 2.
The differential amplifier OP.sub.1 amplifies the potential difference V.sub.D with a gain determined by the ratio of the resistor R.sub.1 to the feedback resistor R.sub.2, to generate a reference voltage V.sub.ref based on the ground level. The gain of the amplifier OP.sub.1 is set so that the level of the reference voltage V.sub.ref is equal to that of a reduced voltage V.sub.int to be generated by the voltage reducing circuit 2.
The output of the amplifier OP.sub.1 is supplied to the inverting input of a differential amplifier OP.sub.2. The output of the amplifier OP.sub.2 is coupled to the gate of a P-channel transistor PT.sub.1. The source of the transistor PT.sub.1 is connected the power supply (Vcc). The reduced voltage V.sub.int is supplied to a load Z from the drain of the transistor PT.sub.1. The node T.sub.4 of the transistor PT.sub.1 and the load Z is connected to the noninverting input of the amplifier OP.sub.2. The conductance of the transistor PT.sub.1 is controlled by the output of the amplifier OP.sub.2 so that the potential difference (V.sub.int -V.sub.ref) becomes approximately zero. Therefore, the level of the reduced voltage V.sub.int is substantially equal to that of the reference voltage V.sub.ref. Therefore, the level of the reduced voltage V.sub.int is maintained to be substantially equal to that of the reference voltage V.sub.ref irrespective of the fluctuation of the power supply V.sub.cc or load Z.
The potential difference V.sub.D (=V.sub.ref1 -V.sub.ref2) is proportional to the area size ratio of the P.sup.+ -regions P.sub.1 and P.sub.2, according to the current-voltage characteristic of the diodes, and the potential difference varies in proportion to the temperature, as shown in FIG. 2. Accordingly, under a given temperature, the reduced voltage V.sub.int is determined by the area size ratio of the P.sup.+ -regions P.sub.1 and P.sub.2 (i.e., by their patterns), and is therefore less susceptible, to the manufacturing variations as compared to the conventional circuit. Also, since the potential difference V.sub.D (=V.sub.ref1 -V.sub.ref2) changes in proportion to the temperature, the reduced voltage V.sub.int obtained varies in proportion to the temperature. Even when the load Z is a micro-sized MOS transistor, there is no possibility of accelerating the generation of hot carriers, and thus, the reliability of the micro-sized MOS transistor can be prevented from deteriorating. According to the present embodiment, the reference voltage generating circuit or voltage reducing circuit can be used for a semiconductor device at a low temperature without deteriorating the reliability of the semiconductor device.
The manner of forming the first and second wells, and the first and second P.sup.+ -regions is not restricted to the above description, and can be formed in a variety of manners. For example, the first and second wells may be unitedly formed as one well in a semiconductor substrate, and the first and second regions may be formed in the one well. In this configuration, it is preferable that the first and second regions are sufficiently separated from each other in order to avoid mutual interference. Alternatively, three or more unit combinations of a well and a P.sup.+ -region formed therein may be formed in a semiconductor substrate, and these unit combinations may be separated into two groups in which the respective unit combinations are connected in parallel.
It is understood that various other modifications will be apparent to and can be readily made by those skilled in the art without departing from the scope and spirit of this invention. Accordingly, it is not intended that the scope of the claims appended hereto be limited to the description as set forth herein, but rather that the claims be construed as encompassing all the features of patentable novelty that reside in the present invention, including all features that would be treated as equivalents thereof by those skilled in the art to which this invention pertains.
Claims
1. A reference voltage generating circuit comprising:
- a semiconductor substrate;
- a well having a first conductivity type and being formed in said substrate, said well being connected to a first potential level;
- at least one first region having a second conductivity type and being formed in said well, said first region and said well forming a first PN junction;
- at least one second region having the second conductivity type and being formed in said well, said second region and said well forming a second PN junction, said first and second regions being connected to a second potential level, said first and second PN junctions being different in size from each other and the magnitude of a first current which flows across said first PN junction is substantially the same as the magnitude of a second current which flows across said second PN junction; and
- amplifying means, electrically connected to said first and second regions, for amplifying the voltage difference between said first and second regions, the output of said amplifying means being output as a reference voltage.
2. A reference voltage generating circuit according to claim 1, wherein said first potential level is the ground level.
3. A reference voltage generating circuit according to claim 1, wherein said first conductivity type is the N-type.
4. A reference voltage generating circuit according to claim 1, wherein said second potential level is a positive level.
5. A reference voltage generating circuit according to claim 1, wherein said second conductivity type is the P-type.
6. A reference voltage generating circuit according to claim 1, wherein said first and second PN junctions are forward-biased.
7. A reference voltage generating circuit according to claim 1, wherein the ratio of the area of said second PN junction to that of said first PN junction is a predetermined ratio.
8. A reference voltage generating circuit comprising:
- a semiconductor substrate;
- at least one first well having a first conductivity type and being formed in said substrate, said first well being connected to a first potential level;
- at least one second well having the first conductivity type and being formed in said substrate, said second well being connected to the first potential level;
- at least one first region having a second conductivity type and being formed in said first well, said first region and said first well forming a first PN junction;
- at least one second region having the second conductivity type and being formed in said second well, said second region and said second well forming a second PN junction, said first and second regions being connected to a second potential level, said first and second PN junctions being different in size from each other and the magnitude of a first current which flows across said first PN junction is substantially the same as the magnitude of a second current which flows across said second PN junction; and
- amplifying means, electrically connected to said first and second regions, for amplifying the voltage difference between said first and second regions, the output of said amplifying means being output as a reference voltage.
9. A reference voltage generating circuit according to claim 8, wherein said first potential level is the ground level.
10. A reference voltage generating circuit according to claim 8, wherein said first conductivity type is the N-type.
11. A reference voltage generating circuit according to claim 8, wherein said second potential level is a positive level.
12. A reference voltage generating circuit according to claim 8, wherein said second conductivity type is the P-type.
13. A reference voltage generating circuit according to claim 8, wherein said first and second PN junctions are forward-biased.
14. A reference voltage generating circuit according to claim 8, wherein the ratio of the area of said second PN junction to that of said first PN junction is a predetermined ratio.
15. A voltage reducing circuit comprising:
- a semiconductor substrate;
- a well having a first conductivity type and being formed in said substrate, said well being connected to a first potential level;
- at least one first region having a second conductivity type and being formed in said well, said first region and said well forming a first PN junction;
- at least one second region having the second conductivity type and being formed in said well, said second region and said well forming a second PN junction, said first and second regions being connected to a second potential level, said first and second PN junctions being different in size from each other and the magnitude of a first current which flows across said first PN junction is substantially the same as the magnitude of a second current which flows across aid second PN junction;
- amplifying means, electrically connected to said first and second regions, for amplifying the voltage difference between said first and second regions, the output of said amplifying means being output as a reference voltage; and
- generating means, connected to the output of said amplifying means, for generating a reduced voltage on the basis of said reference voltage.
16. A voltage reducing circuit according to claim 15, wherein said first potential level is the ground level.
17. A voltage reducing circuit according to claim 15, wherein said first conductivity type is the N-type.
18. A voltage reducing circuit according to claim 15, wherein said second potential level is a positive level.
19. A voltage reducing circuit according to claim 15, wherein said second conductivity type is the P-type.
20. A voltage reducing circuit according to claim 15, wherein said first and second PN junctions are forward-biased.
21. A voltage reducing circuit according to claim 15, wherein the ratio of the area of said second PN junction to that of said first PN junction is a predetermined ratio.
22. A voltage reducing circuit comprising:
- a semiconductor substrate;
- at least one first well having a first conductivity type and being formed in said substrate, said first well being connected to a first potential level;
- at least one second well having the first conductivity type and being formed in said substrate, said second well being connected to the first potential level;
- at least one first region having the second conductivity type and being formed in said first well, said first region and said first well forming a first PN junction;
- at least one second region having a second conductivity type and being formed in said second well, said second region and said second well forming a second PN junction, said first and second regions being connected to a second potential level, said first and second PN junctions being different in size from each other and the magnitude of a first current which flows across said first PN junction is substantially the same as the magnitude of a second current which flows across said second PN junction;
- amplifying means, electrically connected to said first and second regions, for amplifying the voltage difference between said first and second regions, the output of said amplifying means being output as a reference voltage; and
- generating means, connected to the output of said amplifying means, for generating a reduced voltage on the basis of said reference voltage.
23. A voltage reducing circuit according to claim 22, wherein said first potential level is the ground level.
24. A voltage reducing circuit according to claim 22, wherein said first conductivity type is the N-type.
25. A voltage reducing circuit according to claim 22, wherein said second potential level is a positive level.
26. A voltage reducing circuit according to claim 22, wherein said second conductivity type is the P-type.
27. A voltage reducing circuit according to claim 22, wherein said first and second PN junctions are forward-biased.
28. A voltage reducing circuit according to claim 22, wherein the ratio of the area of said second PN junction to that of said first PN junction is a predetermined ratio.
Type: Grant
Filed: Jul 24, 1991
Date of Patent: Aug 24, 1993
Assignee: Sharp Kabushiki Kaisha (Osaka)
Inventor: Makoto Yoshida (Nara)
Primary Examiner: William H. Beha, Jr.
Application Number: 7/735,033
International Classification: G05F 322;