Patents Issued in August 26, 2010
  • Publication number: 20100213556
    Abstract: The invention is directed to a device for regulating the flow of electric current with high dielectric constant gate insulating layer and a source and/or drain forming a Schottky contact or Schottky-like region with a substrate and its fabrication method. In one aspect, the gate insulating layer has a dielectric constant greater than the dielectric constant of silicon. In another aspect, the current regulating device may be a MOSFET device, optionally a planar P-type or N-type MOSFET, having any orientation. In another aspect, the source and/or drain may consist partially or fully of a silicide.
    Type: Application
    Filed: March 8, 2010
    Publication date: August 26, 2010
    Applicant: AVOLARE 2, LLC
    Inventors: John P. Snyder, John M. Larson
  • Publication number: 20100213557
    Abstract: The present invention discloses an MEMS sensor and a method for making the MEMS sensor. The MEMS sensor according to the present invention comprises: a substrate including an opening; a suspended structure located above the opening; and an upper structure, a portion of which is at least partially separated from a portion of the suspended structure; wherein the suspended structure and the upper structure are separated from each other by a step including metal etch.
    Type: Application
    Filed: February 24, 2009
    Publication date: August 26, 2010
    Inventor: Chuan Wei Wang
  • Publication number: 20100213558
    Abstract: A magnetic memory device is provided. The magnetic memory device includes an invariable pinning pattern and a variable pinning pattern on a substrate. A tunnel barrier pattern is interposed between the invariable pinning pattern and the variable pinning pattern, and the pinned pattern is interposed between the invariable pinning pattern and the tunnel barrier pattern. A storage free pattern is interposed between the tunnel barrier pattern and the variable pinning pattern, and a guide free pattern is interposed between the storage free pattern and the variable pinning pattern. A free reversing pattern is interposed between the storage and guide free patterns. The free reversing pattern reverses a magnetization direction of the storage free pattern and a magnetization direction of the guide free pattern in the opposite directions.
    Type: Application
    Filed: May 4, 2010
    Publication date: August 26, 2010
    Inventors: Jun-Soo Bae, Jang-Eun Lee, Hyun-Jo Kim, Se-Chung Oh, Kyung-Tae Nam
  • Publication number: 20100213559
    Abstract: A solid-state image pickup apparatus includes: a substrate in which a charge generation portion that generates a signal charge is formed on a surface layer; a layer covering an upper surface of the substrate; a waveguide formed on the layer covering the upper surface of the substrate at a position corresponding to the charge generation portion; a hollow portion formed on the layer covering the upper surface of the substrate at a position on an outer side of the waveguide; and an optically-transparent layer formed on the layer covering the upper surface of the substrate such that at least the hollow portion becomes airtight.
    Type: Application
    Filed: February 12, 2010
    Publication date: August 26, 2010
    Applicant: Sony Corporation
    Inventor: Ikue Mizuno
  • Publication number: 20100213560
    Abstract: A semiconductor image sensor device includes first and second semiconductor substrates. A pixel array and a control circuit are formed in a first surface of the first substrate. An interconnect layer is formed over the first surface of the first substrate and electrically connects the control circuit to the pixel array. A top conducting layer is formed over the interconnect layer to have electrical connectivity with at least one of the control circuit or the pixel array via the interconnect layer. A surface of a second substrate is bonded to the top conducting layer. A conductive through-silicon-via (TSV) passes through the second substrate, and has electrical connectivity with the top conducting layer. A terminal is formed on an opposite surface of the second substrate, and electrically connected to the TSV.
    Type: Application
    Filed: February 18, 2010
    Publication date: August 26, 2010
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Wen-De Wang, Dun-Nian Yaung, Jen-Cheng Liu, Chun-Chieh Chuang, Jeng-Shyan Lin
  • Publication number: 20100213561
    Abstract: An optoelectronic device comprises a photodetector feature, an interfacial layer disposed above at least a portion of the photodetector feature, and a vertical contact disposed on at least a portion of the interfacial layer. The photodetector feature comprises germanium and is operative to convert a light signal into an electrical signal. The interfacial layer comprises nickel. Finally, the vertical contact is operative to transmit the electrical signal from the photodetector feature.
    Type: Application
    Filed: May 6, 2010
    Publication date: August 26, 2010
    Applicant: International Business Machines Corporation
    Inventors: Solomon Assefa, Stephen Walter Bedell, Yurii A. Vlasov, Fengnian Xia
  • Publication number: 20100213562
    Abstract: A quad flat non-leaded chip package structure includes a leadframe, a control chip, a light-sensing chip, a first bonding wire, a plurality of second bonding wires, and a molding compound. The leadframe includes a plurality of leads. Besides, the leadframe has an upper surface and a lower surface opposite to the upper surface. The control chip and the light-sensing chip are disposed on the upper surface of the leadframe. The light-sensing chip is electrically connected to the control chip through the first bonding wire. The control chip is electrically connected to the leads through the second bonding wires. The molding compound encapsulates a portion of the leadframe, the control chip, the light-sensing chip, the first bonding wire, and the second bonding wires. In addition, the molding compound fills among the leads.
    Type: Application
    Filed: February 23, 2010
    Publication date: August 26, 2010
    Applicant: EVERLIGHT ELECTRONICS CO., LTD.
    Inventor: Lu-Ming Lai
  • Publication number: 20100213563
    Abstract: A semiconductor optoelectronic device including a substrate, a control chip, a light-sensing chip and a molding compound is provided. The control chip is disposed on the substrate and electrically connected to the substrate. The light-sensing chip is disposed on the substrate and electrically connected to the substrate and the control chip. The molding compound encapsulates the control chip and a material of the molding compound is an insulating material doped with a non-electro-conductive magnetic conductive material.
    Type: Application
    Filed: February 25, 2010
    Publication date: August 26, 2010
    Applicant: EVERLIGHT ELECTRONICS CO., LTD.
    Inventor: Lu-Ming Lai
  • Publication number: 20100213564
    Abstract: A sensor chip includes: a semiconductor substrate that is provided with a light receiving portion on a main surface; a light transmissive member that is provided on the main surface of the semiconductor substrate, enclosing a hollow portion above the light receiving portion, to surround upper and periphery of the light receiving portion; and a light transmissive protective member that is provided on the light transmissive member.
    Type: Application
    Filed: September 10, 2009
    Publication date: August 26, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Kazumasa Tanida, Hideo Numata, Eiji Takano
  • Publication number: 20100213565
    Abstract: The present specification discloses front-side contact back-side illuminated (FSC-BSL) photodiode array having improved characteristics such as high speed of each photodiode, uniformity of the bias voltage applied to different photodiode, low bias voltage, reduced resistance of each photodiode, and an associated reduction in noise. The photodiode array is made of photodiodes with front metallic cathode pads, front metallic anode pad, back metallic cathode pads, n+ doped regions and a p+ doped region. The front metallic cathode pads physically contact the n+ doped regions and the front metallic anode pad physically contacts the p+ doped region. The back metallic cathode pads physically contact the n+ doped region.
    Type: Application
    Filed: February 22, 2010
    Publication date: August 26, 2010
    Inventors: Peter Steven Bui, Narayan Dass Taneja
  • Publication number: 20100213566
    Abstract: Wirebonds are formed to couple an opto-electronic device chip having two or more opto-electronic devices to a signal processing chip. Two or more mutually adjacent wirebond groups, each corresponding to one of the opto-electronic devices, are formed. For example, each wirebond group can include a first wirebond coupling a P-terminal of the opto-electronic device of the wirebond group to the signal processing chip, a second wirebond coupling an N-terminal of the opto-electronic device of the wirebond group to the signal processing chip, and a third wirebond coupling the opto-electronic device chip to the signal processing chip.
    Type: Application
    Filed: February 24, 2009
    Publication date: August 26, 2010
    Applicant: Avago Technologies Fiber IP (Singapore) Pte. Ltd.
    Inventors: Peter Ho, Michael A. Robinson, Zuowei Shen
  • Publication number: 20100213567
    Abstract: There is provide a divided exposure technology capable of restraining deterioration in the performance of a solid-state image sensor. A photoresist is formed over a semiconductor substrate and subjected to divided exposure. A dividing line for divided exposure is located at least over a region of a semiconductor substrate in which an active region in which a pixel is to be formed is defined. The photoresist is then developed and patterned. By utilizing the patterned photoresist, an element isolation structure for defining the active region in the semiconductor substrate is formed in the semiconductor substrate.
    Type: Application
    Filed: May 4, 2010
    Publication date: August 26, 2010
    Inventors: Masatoshi Kimura, Hiroki Honda
  • Publication number: 20100213568
    Abstract: The present invention discloses a MEMS device with guard ring, and a method for making the MEMS device. The MEMS device comprises a bond pad and a sidewall surrounding and connecting with the bond pad, characterized in that the sidewall forms a guard ring by an etch-resistive material.
    Type: Application
    Filed: February 24, 2009
    Publication date: August 26, 2010
    Inventors: Hsin Hui Hsu, Sheng Ta Lee, Chuan Wei Wang
  • Publication number: 20100213569
    Abstract: An integrated circuit includes a fuse over a substrate. The fuse has a first end, a second end, and a central portion between the first end and the second end. A first dummy pattern is disposed adjacent to each side of the central portion of the fuse.
    Type: Application
    Filed: December 15, 2009
    Publication date: August 26, 2010
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Shien-Yang WU, Jye-Yen Cheng, Wei-Chan Kung
  • Publication number: 20100213570
    Abstract: An antifuse (40, 80, 90?) comprises, first (22?, 24?) and second (26?) conductive regions having spaced-apart curved portions (55, 56), with a first dielectric region (44) therebetween, forming in combination with the curved portions (55, 56) a curved breakdown region (47) adapted to switch from a substantially non-conductive initial state to a substantially conductive final state in response to a predetermined programming voltage. A sense voltage less than the programming voltage is used to determine the state of the antifuse as either OFF (high impedance) or ON (low impedance). A shallow trench isolation (STI) region (42) is desirably provided adjacent the breakdown region (47) to inhibit heat loss from the breakdown region (47) during programming. Lower programming voltages and currents are observed compared to antifuses (30) using substantially planar dielectric regions (32).
    Type: Application
    Filed: February 25, 2009
    Publication date: August 26, 2010
    Applicant: FREESCALE SEMICONDUCTOR, INC.
    Inventors: Won Gi Min, Geoffrey W. Perkins, Kyle D. Zukowski, Jiang-Kai Zuo
  • Publication number: 20100213571
    Abstract: A method for forming a memory device is provided by first forming at least one trench in a semiconductor substrate. Next, a lower electrode is formed in the at least one trench, and thereafter a conformal dielectric layer is formed on the lower electrode. An upper electrode is then formed on the conformal dielectric layer. The forming of the upper electrode may include a conformal deposition of metal nitride layer, and a non-conformal deposition of an electrically conductive material atop the metal nitride layer, in which the electrically conductive material encloses the at least one trench.
    Type: Application
    Filed: February 24, 2009
    Publication date: August 26, 2010
    Applicant: International Business Machines Corporation
    Inventors: Thomas W. Dyer, Keith Kwong Hon Wong, Mahender Kumar
  • Publication number: 20100213572
    Abstract: An integrated circuit structure includes a chip having a first region and a second region. A first metal-insulator-metal (MIM) capacitor is formed in the first region. The first MIM capacitor has a first bottom electrode; a first top electrode over the first bottom electrode; and a first capacitor insulator between and adjoining the first bottom electrode and the first top electrode. A second MIM capacitor is in the second region and is substantially level with the first MIM capacitor. The second MIM capacitor includes a second bottom electrode; a second top electrode over the second bottom electrode; and a second capacitor insulator between and adjoining the second bottom electrode and the second top electrode. The second capacitor insulator is different from the first capacitor insulator. The first top electrode and the first bottom electrode may be formed simultaneously with the second top electrode and the second bottom electrode, respectively.
    Type: Application
    Filed: November 13, 2009
    Publication date: August 26, 2010
    Inventors: Kuo-Cheng Ching, Kuo-Chi Tu
  • Publication number: 20100213573
    Abstract: A semiconductor device including a plurality of decoupling capacitors formed on a semiconductor substrate, and a plurality of decoupling capacitor contact plugs disposed between the semiconductor substrate and the plurality of decoupling capacitors, the plurality of decoupling capacitor contact plugs being electrically connected to the plurality of decoupling capacitors and including an array of first decoupling capacitor contact plugs and second decoupling capacitor contact plugs.
    Type: Application
    Filed: February 18, 2010
    Publication date: August 26, 2010
    Inventor: Dong-hyun Han
  • Publication number: 20100213574
    Abstract: A transition metal oxide dielectric material is doped with a non-metal in order to enhance the electrical properties of the metal oxide. In a preferred embodiment, a transition metal oxide is deposited over a bottom electrode and implanted with a dopant. In a preferred embodiment, the metal oxide is hafnium oxide or zirconium oxide and the dopant is nitrogen. The dopant can convert the crystal structure of the hafnium oxide or zirconium oxide to a tetragonal structure and increase the dielectric constant of the metal oxide.
    Type: Application
    Filed: May 7, 2010
    Publication date: August 26, 2010
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Jiutao Li, Shuang Meng
  • Publication number: 20100213575
    Abstract: A lateral-vertical bipolar junction transistor (LVBJT) includes a well region of a first conductivity type over a substrate; a first dielectric over the well region; and a first electrode over the first dielectric. A collector of a second conductivity type opposite the first conductivity type is in the well region and on a first side of the first electrode, and is adjacent the first electrode. An emitter of the second conductivity type is in the well region and on a second side of the first electrode, and is adjacent the first electrode, wherein the second side is opposite the first side. A collector extension region having a lower impurity concentration than the collector adjoins the collector and faces the emitter. The LVBJT does not have any emitter extension region facing the collector and adjoining the emitter.
    Type: Application
    Filed: March 1, 2010
    Publication date: August 26, 2010
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Shuo-Mao Chen, Chih-Ping Chao, Chih-Sheng Chang, Hua-Chou Tseng
  • Publication number: 20100213576
    Abstract: Disclosed is a method for producing a group III nitride crystal substrate. A group III nitride crystal is formed by a growth method using a flux. The group III nitride crystal substrate is heat treated at a temperature equal to or higher than the lowest temperature at which the flux contained inside the group III nitride crystal substrate through intrusion into the crystal during the crystal formation can be discharged to outside the group III nitride crystal substrate, and equal to or lower than the highest temperature at which the surface of the group III nitride crystal substrate is not decomposed.
    Type: Application
    Filed: October 8, 2008
    Publication date: August 26, 2010
    Applicant: PANASONIC CORPORATION
    Inventors: Kouichi Hiranaka, Hisashi Minemoto, Takeshi Hatakeyama, Osamu Yamada
  • Publication number: 20100213577
    Abstract: A semiconductor electronic device comprises a substrate; a buffer layer that comprises composite laminations of which a first semiconductor layer, that is formed of a compound semiconductor of a nitride system, that has a lattice constant to be as smaller than that of such the substrate, and that has a coefficient of thermal expansion to be as larger than that of such the substrate, and a second semiconductor layer that is formed of a compound semiconductor of a nitride system are formed as alternately on to such the substrate; a semiconductor operation layer that is formed of a compound semiconductor of a nitride system and that is formed on to such the buffer layer; and a dislocation reduction layer, which comprises a lower layer region and an upper layer region that are formed at any location at an inner side of such the buffer layer and that comprise an interface of a concave and convex shape therebetween, at which a threading dislocation that draws from such the lower layer region toward such the upper l
    Type: Application
    Filed: February 25, 2010
    Publication date: August 26, 2010
    Applicant: FURUKAWA ELECTRIC CO., LTD.
    Inventors: Sadahiro Kato, Yoshihiro Sato, Masayuki Iwami, Takuya Kokawa
  • Publication number: 20100213578
    Abstract: Methods for fabricating integrated circuit devices on an acceptor substrate devoid of circuitry are disclosed. Integrated circuit devices are formed by sequentially disposing one or more levels of semiconductor material on an acceptor substrate, and fabricating circuitry on each level of semiconductor material before disposition of a next-higher level. After encapsulation of the circuitry, the acceptor substrate is removed and semiconductor dice are singulated. Integrated circuit devices formed by the methods are also disclosed.
    Type: Application
    Filed: February 25, 2009
    Publication date: August 26, 2010
    Applicant: MICRON TECHNOLOGY, INC.
    Inventors: Gurtej S. Sandhu, Krishna K. Parat
  • Publication number: 20100213579
    Abstract: Methods for fabrication of high aspect ratio micropillars and nanopillars are described. Use of alumina as an etch mask for the fabrication methods is also described. The resulting micropillars and nanopillars are analyzed and a characterization of the etch mask is provided.
    Type: Application
    Filed: February 24, 2010
    Publication date: August 26, 2010
    Inventors: Michael D. Henry, Andrew P. Homyk, Axel Scherer, Sameer Walavalkar
  • Publication number: 20100213580
    Abstract: Acid-sensitive, developer-soluble bottom anti-reflective coating compositions are provided, along with methods of using such compositions and microelectronic structures formed thereof. The compositions preferably comprise a crosslinkable polymer dissolved or dispersed in a solvent system. The polymer preferably comprises recurring monomeric units having adamantyl groups. The compositions also preferably comprise a crosslinker, such as a vinyl ether crosslinking agent, dispersed or dissolved in the solvent system with the polymer. In some embodiments, the composition can also comprise a photoacid generator (PAG) and/or a quencher. The bottom anti-reflective coating compositions are thermally crosslinkable, but can be decrosslinked in the presence of an acid to be rendered developer soluble.
    Type: Application
    Filed: February 19, 2010
    Publication date: August 26, 2010
    Applicant: BREWER SCIENCE INC.
    Inventors: Jim D. Meador, Joyce A. Lowes, Ramil-Marcelo L. Mercado
  • Publication number: 20100213581
    Abstract: An embodiment of the present invention is a technique to provide a dielectric film material with controllable coefficient of thermal expansion (CTE). A first compound containing a first liquid crystalline component is formed. The first compound is cast into a first film. The first film is oriented in an magnetic or electromagnetic field in a first direction. The first film is cured at a first temperature.
    Type: Application
    Filed: May 5, 2010
    Publication date: August 26, 2010
    Applicant: INTEL CORPORATION
    Inventor: James C. Matayabas, JR.
  • Publication number: 20100213582
    Abstract: Semiconductor-on-insulator (SOI) structures, including large area SOI structures, are provided which have one or more regions composed of a layer (15) of a substantially single-crystal semiconductor (e.g., doped silicon) attached to a support substrate (20) composed of an oxide glass or an oxide glass-ceramic. The oxide glass or oxide glass-ceramic is preferably transparent and preferably has a strain point of less than 1000° C., a resistivity at 250° C. that is less than or equal to 1016 ?-cm, and contains positive ions (e.g., alkali or alkaline-earth ions) which can move within the glass or glass-ceramic in response to an electric field at elevated temperatures (e.g., 300-1000° C.). The bond strength between the semiconductor layer (15) and the support substrate (20) is preferably at least 8 joules/meter2. The semiconductor layer (15) can include a hybrid region (16) in which the semiconductor material has reacted with oxygen ions originating from the glass or glass-ceramic.
    Type: Application
    Filed: December 4, 2008
    Publication date: August 26, 2010
    Inventors: James G. Couillard, Kishor P. Gadkaree, Joseph F. Mach
  • Publication number: 20100213583
    Abstract: An electronic part (100) that shields parts on a substrate (101) includes a plurality of chip parts (102) each having on a respective end portion a ground terminal (103A) and an electrode terminal (103B) that supplies a voltage source, and located at regular intervals on the substrate with the respective ground terminals aligned, the ground terminal and the electrode terminal being electrically connected to a ground terminal land (107A) and an electrode terminal land (107B) of the substrate respectively; and a shielding case (104) that shields the plurality of chip parts and includes an opening (105) through which a resin is to be provided for securing strength of the respective electrical connection points of the ground terminal land and the electrode terminal land of the substrate with the ground terminal and the electrode terminal of the chip parts; the opening being formed such that an edge (106) of the opening becomes parallel to the ground terminal of the respective chip parts, and such that upon being
    Type: Application
    Filed: October 3, 2008
    Publication date: August 26, 2010
    Inventor: Shinji Oguri
  • Publication number: 20100213584
    Abstract: An ultra wideband hermetically sealed surface mount package for a microwave monolithic integrated circuit (MMIC) is provided including: an integrated circuit; a package body being mounted with the integrated circuit and comprising a plurality of first dielectrics formed in a multilayer, a first line unit mounted to a circuit substrate and is electrically connected with an external circuit, a second line unit upwardly extended from the first line unit and is electrically connected with the first line unit, a third line unit extended to the right angle from the second line unit and is electrically connected with the second line unit, and a bonding unit that electrically connects the third line unit and the mounted integrated circuit; and a package cover being formed on the package body to seal the integrated circuit and comprising a plurality of second dielectrics formed in a multilayer.
    Type: Application
    Filed: June 16, 2008
    Publication date: August 26, 2010
    Applicant: Electronics and Telecommunications Research Institute
    Inventors: In Kwon Ju, In Bok Yom
  • Publication number: 20100213585
    Abstract: A semiconductor device includes first to third semiconductor chips. The second semiconductor chip is stacked over the first semiconductor chip. The third semiconductor chip is stacked over the second semiconductor chip. The second semiconductor chip shields the first semiconductor chip from noises generated by the third semiconductor chip. The second semiconductor chip shields the third semiconductor chip from noises generated by the first semiconductor chip.
    Type: Application
    Filed: January 26, 2010
    Publication date: August 26, 2010
    Inventor: Toshihiko USAMI
  • Publication number: 20100213586
    Abstract: A semiconductor package is constituted of a semiconductor chip, a rectangular-shaped stage having the semiconductor chip mounted on the surface, a plurality of leads which are aligned in the periphery of the stage and which are electrically connected to the semiconductor chip, and a resin mold which seals the semiconductor chip, the stage, and the leads therein while externally exposing the backside of the stage on the lower surface thereof. In particular, at least one protrusion is further formed on the upper surface or the lower surface of the resin mold at a position within the outer portion of the resin mold disposed outside the sealed portion of the resin mold. The height of the outer portion of the resin mold having the protrusion is larger than the sum of the thickness of the stage and the thickness of the sealed portion of the resin mold.
    Type: Application
    Filed: February 17, 2010
    Publication date: August 26, 2010
    Applicant: YAMAHA CORPORATION
    Inventor: Yoshio Fukuda
  • Publication number: 20100213587
    Abstract: One embodiment provides a semiconductor assembly including a printed circuit board and a semiconductor package. The semiconductor package includes a lead frame having a die pad and a plurality of leads spaced from the die pad, a chip attached to the die pad on a front face of the lead frame, at least one electrically conductive structure element mechanically coupled to but electrically isolated from the front face of the lead frame, at least one connector electrically connecting the chip to the structure element, at least one connector electrically connecting the structure element to at least one of the leads, and a mold material encasing the semiconductor package except for an end portion of the leads which are electrically connected to the printed circuit board.
    Type: Application
    Filed: May 5, 2010
    Publication date: August 26, 2010
    Applicant: INFINEON TECHNOLOGIES AG
    Inventors: Thomas Bemmerl, Thomas Mende, Bernd Rakow
  • Publication number: 20100213588
    Abstract: A wire bond chip package includes a chip carrier; a semiconductor die having a die face and a die edge, the semiconductor die being mounted on a die attach surface of the chip carrier, wherein a plurality of input/output (I/O) pads are situated in or on the semiconductor die; a rewiring laminate structure on the semiconductor die, the rewiring laminate structure comprising a plurality of redistribution bond pads; a plurality of bond wires interconnecting the redistribution bond pads with the chip carrier; and a mold cap encapsulating at least the semiconductor die and the bond wires.
    Type: Application
    Filed: June 17, 2009
    Publication date: August 26, 2010
    Inventors: Tung-Hsien Hsieh, Nan-Cheng Chen
  • Publication number: 20100213589
    Abstract: A multi-chip package includes a chip carrier; a semiconductor die mounted on a die attach surface of the chip carrier, wherein a plurality of input/output (I/O) pads are situated in or on the semiconductor die; a rewiring laminate structure on the semiconductor die, the rewiring laminate structure comprising a plurality of redistribution pads for the I/O pads; at least one bond wire interconnecting at least one of the redistribution pads with the chip carrier; a chip package mounted on at least another of the redistribution pads; and a mold cap encapsulating at least a portion of the bond wire.
    Type: Application
    Filed: February 11, 2010
    Publication date: August 26, 2010
    Inventor: Tung-Hsien Hsieh
  • Publication number: 20100213590
    Abstract: A barrier layer can be attached in a semiconductor package to one or more sensitive devices. The barrier layer can be used to obstruct tampering by a malicious agent attempting to access sensitive information on the sensitive device. The barrier layer can cause the sensitive device to become inoperable if physically tampered. Additional other aspects of the protective packaging provide protection against x-ray and thermal probing as well as chemical and electrical tampering attempts.
    Type: Application
    Filed: February 25, 2010
    Publication date: August 26, 2010
    Applicant: CONEXANT SYSTEMS, INC.
    Inventors: Robert W. Warren, Hyun Jung Lee, Nic Rossi
  • Publication number: 20100213591
    Abstract: A semiconductor package includes a first package and a second package, a connection terminal disposed between the first and second packages and including a first solder ball and a second solder ball that are vertically stacked, a solder passivation layer with which a surface of at least one of the first and second solder balls is coated, and a ring-shaped short prevention part surrounding a coupling portion between the first and second solder balls.
    Type: Application
    Filed: February 12, 2010
    Publication date: August 26, 2010
    Applicant: Samsaung Electronics Co., Ltd.
    Inventors: Dong-Ki Ho, Boseong Kim
  • Publication number: 20100213592
    Abstract: To provide a semiconductor module, a terminal strip, a method for manufacturing the terminal strip, and a method for manufacturing the semiconductor module in which loop inductance is decreased. A terminal strip includes a grounding (GND) conductor, power supply (VDD) conductors, signal line conductors, and insulators. The insulators intervene between the GND conductor and the VDD conductors. Similarly, the insulators intervene between the GND conductor and the signal line conductors. In the terminal strip, since the GND conductor and the VDD conductors are disposed close to each other, mutual inductance between GND wiring and VDD wiring can be increased. Thus, loop inductance can be decreased.
    Type: Application
    Filed: February 18, 2010
    Publication date: August 26, 2010
    Applicant: International Business Machines Corporation
    Inventors: Masatoshi Ishii, Yoshiyuki Yamaji
  • Publication number: 20100213593
    Abstract: A stacked semiconductor package includes an upper unit package and a lower unit package. The lower unit package includes a substrate, a semiconductor chip disposed on an upper surface of the substrate, terminal pads arranged on an upper surface of the semiconductor chip, protrusions formed on the terminal pads, a protective layer formed on the substrate and covering the semiconductor chip and the protrusions, and openings formed in the protective layer and exposing the protrusions. The upper unit package includes a substrate, ball lands provided on a lower surface of the substrate, and solder balls formed on the ball lands. The solder balls of the upper unit package are inserted into the openings of the lower unit package to be connected to the protrusions of the lower unit package.
    Type: Application
    Filed: February 23, 2010
    Publication date: August 26, 2010
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Byung-Woo LEE, Young-Lyong Kim, Eun-Chul Ahn
  • Publication number: 20100213594
    Abstract: A semiconductor device having a structure in which the structure is laminated in many stages is made thin. A reforming area is formed by irradiating a laser beam, where a condensing point is put together with the inside of the semiconductor substrate of a semiconductor wafer. Then, after applying the binding material of liquid state to the back surface of a semiconductor wafer by a spin coating method, this is dried and a solid-like adhesive layer is formed. Then, a semiconductor wafer is divided into each semiconductor chip by making the above-mentioned reforming area into a division origin. By pasting up this semiconductor chip on the main surface of the other semiconductor chip by the adhesive layer of the back surface, a semiconductor device having a structure in which the semiconductor device is laminated in many stages is manufactured.
    Type: Application
    Filed: May 4, 2010
    Publication date: August 26, 2010
    Applicant: RENESAS TECHNOLOGY CORP.
    Inventors: Tomoko Higashino, Chuichi Miyazaki, Yoshiyuki Abe
  • Publication number: 20100213595
    Abstract: A semiconductor package, a manufacturing method thereof and an encapsulating method thereof are provided. The semiconductor package includes a substrate, a flip chip, a plurality of conductive parts and a sealant. The substrate has a substrate upper surface. The flip chip has an active surface and a chip surface opposite to the active surface. The conductive parts electrically connect the substrate upper surface and the active surface. The sealant envelops the flip chip, and the space between the substrate upper surface and the active surface is filled with a portion of the sealant. The sealant further has a top surface. wherein, the chip surface is spaced apart from the top surface by a first distance, the substrate upper surface is spaced apart from the active surface by a second distance, and the ratio of the first distance to the second distance ranges from 2 to 5.
    Type: Application
    Filed: October 21, 2009
    Publication date: August 26, 2010
    Inventors: Chung-Yao KAO, Tsang-Hung Ou
  • Publication number: 20100213596
    Abstract: A stack package includes a substrate having an upper surface and a lower surface which faces away from the upper surface, a lower stack group, an upper stack group, and connection members. The lower stack group is attached to the upper surface of the substrate and includes at least two semiconductor chips which are stacked in a face-up type to form on or more steps. The upper stack group is disposed over the lower stack group and includes at least two semiconductor chips which are stacked in a face-down type in such a way as to form one or more steps whose direction mirrors the direction of the at least one step of the lower stack group. The connection members electrically connect the semiconductor chips of the lower and upper stack groups to the substrate.
    Type: Application
    Filed: December 28, 2009
    Publication date: August 26, 2010
    Applicant: HYNIX SEMICONDUCTOR INC.
    Inventor: Seong Cheol KIM
  • Publication number: 20100213597
    Abstract: A semiconductor element mounting board includes: aboard having surfaces; a semiconductor element mounted on one of the surfaces of the board; a first layer into which the semiconductor element is embedded, the first layer being provided on the one surface of the board; a second layer provided on the other surface of the board, the second layer being constituted from the same material as that of the first layer, the constituent material of the second layer having the same composition ratio as that of the constituent material of the first layer; and surface layers provided on the first and second layers, respectively, each of the surface layers being formed from at least a single layer. In such a semiconductor element mounting board, each of the surface layers has rigidity higher than that of each of the first and second layers. It is preferred that in the case where a Young's modulus of each surface layer at 25° C. is defined as X GPa and a Young's modulus of the first layer at 25° C.
    Type: Application
    Filed: October 15, 2008
    Publication date: August 26, 2010
    Applicant: SUMITOMO BAKELITE COMPANY LIMITED
    Inventors: Mitsuo Sugino, Hideki Hara, Toru Meura
  • Publication number: 20100213598
    Abstract: A circuit carrier suitable for being connected with a bump is provided. The circuit carrier includes a substrate and at least one bonding pad. The substrate has a bonding pad disposed on a surface thereof for being connected with the bump. A brown-oxide layer is disposed on a surface of the bonding pad.
    Type: Application
    Filed: January 7, 2010
    Publication date: August 26, 2010
    Applicant: ADVANCED SEMICONDUCTOR ENGINEERING, INC.
    Inventors: Chien Liu, Chih-Ming Chung
  • Publication number: 20100213599
    Abstract: A semiconductor device includes: a flat plate; a semiconductor chip which is disposed on one main surface of the flat plate and whose surface opposite an element circuit surface is fixedly bonded; a single layer of an insulating material layer formed continuously on the element circuit surface of the semiconductor chip and on the main surface of the flat plate; an opening formed at a position, in the insulating material layer, above an electrode disposed on the element circuit surface of the semiconductor chip; a conductive part formed in the opening so as to be connected to the electrode of the semiconductor chip; a wiring layer formed on the insulating material layer so as to be connected to the conductive part, and partly led out to a peripheral area of the semiconductor chip; and external electrodes formed on the wiring layer.
    Type: Application
    Filed: February 11, 2010
    Publication date: August 26, 2010
    Applicant: KABUSHIKI KAISHA TOSHIBA
    Inventors: Kazuhiro Watanabe, Seiki Takata, Toshitsune Iijima, Tomomi Sato, Shigenori Sawachi, Takumi Kawana, Osamu Yamagata, Hiroshi Nomura, Yumiko Oshima
  • Publication number: 20100213600
    Abstract: An apparatus having a three-dimensional integrated circuit structure is described herein. The apparatus include an interposer for carrying a plurality of high and low-power chips. The high-power chips are attached and connected to one side of the interposer, while the low-power chips are attached and connected to the other side of the interposer. In generally, the high-power chips produce more heat than does the low-power chip during their operations. The interposer further include through silicon vias and redistribution layers for connecting the chips on both surfaces. In addition, the interposer assembly is attached and connected to a substrate layer, which is in turn attached and connected to a printed circuit board. In order to provide improve thermal management, the interposer surface carrying the high-power chips are oriented away from the circuit board. A heat spreader is attached to the back sides of the high-power chips for dissipating the heat.
    Type: Application
    Filed: February 19, 2010
    Publication date: August 26, 2010
    Applicant: The Hong Kong University of Science and Technology
    Inventors: Hon Shing Lau, Shi-Wei Lee, Matthew Ming Fai Yuen, Jingshen Wu, Chi Chuen Lo, Haibo Fan, Haibin Chen
  • Publication number: 20100213601
    Abstract: In one aspect, an integrated circuit package composed of a plurality of immediately adjacent stacked layers of cured, planarizing, photo-imageable dielectric is described. At least one interconnect layer is provided between a pair of adjacent dielectric layers. An integrated circuit is positioned within one or more of the dielectric layers such that at least one of the dielectric layers extends over the active surface of the integrated circuit. The integrated circuit is electrically coupled with I/O pads on a surface of the package at least in part through the interconnect layer or electrically conductive vias. In particular embodiments, the package can include thermal pipes, a heat sink, multiple integrated circuits, interconnect layers, conductive vias that electrically connect different components of the package and/or passive devices. In some specific embodiments, the dielectric layers are formed from a suitable epoxy such as SU-8 type.
    Type: Application
    Filed: February 20, 2009
    Publication date: August 26, 2010
    Applicant: NATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Peter SMEYS, Peter JOHNSON, Peter DEANE
  • Publication number: 20100213602
    Abstract: Various apparatuses and methods for forming integrated circuit packages are described. One aspect of the invention pertains to a method for forming a microsystem and one or more passive devices in the microsystem. Layers of epoxy are sequentially deposited over a substrate to form multiple planarized layers of epoxy over the substrate. The epoxy layers are deposited by spin coating. At least some of the epoxy layers are photolithographically patterned after they are deposited and before the next epoxy layer is deposited. An integrated circuit having multiple I/O bond pads is placed on an associated epoxy layer. At least one conductive interconnect layer is formed over an associated epoxy layer. A passive component is formed within at least one of the epoxy layers. The passive component is electrically coupled with the integrated circuit via at least one of the interconnect layers. Multiple external package contacts are formed.
    Type: Application
    Filed: June 5, 2009
    Publication date: August 26, 2010
    Applicant: NATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Peter SMEYS, Peter JOHNSON, Peter DEANE
  • Publication number: 20100213603
    Abstract: Various apparatuses and methods for forming integrated circuit packages are described. One aspect of the invention pertains to an integrated circuit package in which one or more integrated circuits are embedded in a substrate and covered with a layer of photo-imageable epoxy. The substrate can be made of various materials, including silicon, quartz and glass. An integrated circuit is positioned within a cavity in the top surface of the substrate. The epoxy layer is formed over the top surface of the substrate and the active face of the integrated circuit. An interconnect layer is formed over the epoxy layer and is electrically coupled with the integrated circuit.
    Type: Application
    Filed: December 21, 2009
    Publication date: August 26, 2010
    Applicant: NATIONAL SEMICONDUCTOR CORPORATION
    Inventors: Peter SMEYS, Peter JOHNSON, Peter DEANE, Reda R. RAZOUK
  • Publication number: 20100213604
    Abstract: Various apparatus and methods for improving the dissipation of heat from integrated circuit micro-modules are described. One aspect of the invention pertains to an integrated circuit package with one or more thermal pipes. In this aspect, the integrated circuit package includes multiple layers of a cured, planarizing dielectric. An electrical device is embedded within at least one of the dielectric layers. At least one electrically conductive interconnect layer is embedded within one or more of the dielectric layers. A thermal pipe made of a thermally conductive material is embedded in at least one associated dielectric layer. The thermal pipe thermally couples the electrical device with one or more external surfaces of the integrated circuit package. Various methods for forming the integrated circuit package are described.
    Type: Application
    Filed: June 5, 2009
    Publication date: August 26, 2010
    Applicant: National Semiconductor Corporation
    Inventors: Peter SMEYS, Peter JOHNSON, Peter DEANE
  • Publication number: 20100213605
    Abstract: A semiconductor device includes an electronic component having a pad surface on which an electrode pad is formed, and having a back surface opposite the pad surface, a sealing resin disposed to cover side faces of the electronic component while exposing the pad surface at a first surface thereof and the back surface at a second surface thereof, a multilayer interconnection structure including insulating layers stacked one over another and interconnection patterns, having an upper surface thereof being in contact with the first surface, the electrode pad, and the pad surface, and having a periphery thereof situated outside a periphery of the sealing resin, and another pad disposed on the upper surface of the multilayer interconnection structure outside the periphery of the sealing resin, wherein the interconnection patterns include a first interconnection pattern directly connected to the electrode pad and a second interconnection pattern directly connected to said another pad.
    Type: Application
    Filed: February 12, 2010
    Publication date: August 26, 2010
    Inventor: Noriyoshi Shimizu