Patents Issued in November 9, 2017
  • Publication number: 20170324377
    Abstract: A circuit including an amplitude detector. The amplitude detector includes an input to receive a signal having an amplitude voltage and a first pair of transistors configured in parallel. The input is coupled to the control terminal of at least one transistor of the first pair. The amplitude detector includes a first node providing a voltage indicative of the amplitude voltage. The first node is in series with each of the first pair of transistors. The circuit includes a compensation circuit. The compensation circuit includes a second pair of transistors configured in parallel and a second node. The second node is coupled in series with each transistor of the second pair. The circuit includes an amplifier including a first amplifier input coupled to the first node and a second amplifier input coupled to the second node.
    Type: Application
    Filed: May 9, 2016
    Publication date: November 9, 2017
    Inventor: EDEVALDO PEREIRA DA SILVA, JR.
  • Publication number: 20170324378
    Abstract: The embodiments of the invention relate to a radio frequency oscillator, the radio frequency oscillator comprising a resonator circuit resonant at an excitation of the resonator circuit in a differential mode and at an excitation of the resonator circuit in a common mode, wherein the resonator circuit has a differential mode resonance frequency at the excitation in the differential mode, and wherein the resonator circuit has a common mode resonance frequency at the excitation in the common mode, a first excitation circuit configured to excite the resonator circuit in the differential mode to obtain a differential mode oscillator signal oscillating at the differential mode resonance frequency, and a second excitation circuit configured to excite the resonator circuit in the common mode to obtain a common mode oscillator signal oscillating at the common mode resonance frequency.
    Type: Application
    Filed: July 25, 2017
    Publication date: November 9, 2017
    Inventors: Mina SHAHMOHAMMADI, Masoud BABAIE, Robert Bogdan STASZEWSKI
  • Publication number: 20170324379
    Abstract: An oscillator circuit that includes a voltage source, a resistor, a capacitor, and a nonlinear device. The capacitor and the nonlinear device may be coupled in parallel with one another. The resistor may be coupled in series with the capacitor and the nonlinear device. The voltage source may be coupled in series with the resistor. The voltage source may supply the oscillator circuit with a direct current input signal. The nonlinear device may include an active layer coupled to a first electrode and a second electrode. In response to the direct current input signal, the oscillator circuit may output a spike train including a spike bunch.
    Type: Application
    Filed: July 24, 2017
    Publication date: November 9, 2017
    Inventor: Suhas Kumar
  • Publication number: 20170324380
    Abstract: A power control method and device for improving radio-frequency power amplifier (RF PA) switch spectrum, the method comprising the following steps: (a) detecting the gate voltage and drain voltage, or the gate voltage and supply voltage (vdd) of a pass element (105) to obtain the saturation information of the pass element (105); (b) if the saturation information indicates that the pass element (105) is about to leave the saturation working area, shunting the drain current of the pass element (105) to the error amplifier (102) to reduce the drain output voltage, thus reducing the variation of the output voltage, preventing the output voltage from quickly approaching the supply voltage (vdd), maintaining the saturation of the pass element (105), and improving the switch spectrum characteristics of RF PA.
    Type: Application
    Filed: November 20, 2015
    Publication date: November 9, 2017
    Inventor: XIDA LIU
  • Publication number: 20170324381
    Abstract: A transformer includes: a primary winding comprising a first port, a second port and a metal layer connected between the first port and the second port, the metal layer comprising a plurality of sections of different electrical lengths and/or characteristic impedances; and a secondary winding electromagnetically coupled with the primary winding, the secondary winding comprising a first port, a second port and a metal layer connected between the first port and the second port, the metal layer comprising a plurality of sections of different electrical lengths and/or characteristic impedances.
    Type: Application
    Filed: July 27, 2017
    Publication date: November 9, 2017
    Inventors: Huizhen QIAN, Xun LUO, Robert Bogdan STASZEWSKI
  • Publication number: 20170324382
    Abstract: A self-oscillating amplifier system is disclosed. The system comprises a pulse modulator, a switching power amplification stage and a demodulation filter. Moreover, the system comprises a compensator including a forward filter which is a high order filter including a second order pole pair and a second order zero pair. Hereby it is possible to decrease the phase turn at low frequencies for better stability and increasing the gain of the control loop within the desired bandwidth.
    Type: Application
    Filed: November 27, 2015
    Publication date: November 9, 2017
    Inventor: Kennet Skov Andersen
  • Publication number: 20170324383
    Abstract: An integrated circuit comprises a first amplifier circuit with a push-pull amplifier configured to be calibrated to a low second order distortion. The integrated circuit further comprises a second amplifier circuit with at least one push-pull amplifier, wherein a size ratio between sizes of the transistors is adjustable by adjusting the size of at least one transistor device. The size ratio can be consecutively adjusted to a plurality of values, and for each value, a first output signal of a push-pull amplifier with an applied test signal and a second output signal of a push-pull amplifier without applied test signal, are determined. The size ratio for which a difference between the push-pull amplifier output signals is closest to zero is determined, and the push-pull amplifier of the first amplifier circuit is calibrated in dependence of the determined size ratio.
    Type: Application
    Filed: December 4, 2014
    Publication date: November 9, 2017
    Inventor: Henrik SJOLAND
  • Publication number: 20170324384
    Abstract: A method of linearizing a relationship between a signal to an amplifier and an output signal from the amplifier includes applying an inverse of a transfer function of the amplifier to the signal prior to presenting the signal as the amplifier input. The inverse transfer function is represented by a polynomial defined by a set of coefficients. The transmitter output signal is measured by the idle receiver in a time division duplex system. The output signal is filtered to isolate intermodulation products of a selected order and the peak power of the isolated intermodulation products is thenestimated. An adaptive algorithm is applied in response to the estimate of the peak power to update the set of coefficients of the polynomial representing the inverse of the transfer function of the amplifier.
    Type: Application
    Filed: April 10, 2017
    Publication date: November 9, 2017
    Inventors: Arun Naidu, Jonathan Morarity
  • Publication number: 20170324385
    Abstract: At least one method, apparatus and system disclosed involves providing semiconductor device having transistors comprising back gates and front gates. The semiconductor device comprises a signal processing unit for processing an input signal to provide an output signal. The signal processing unit includes a first transistor and a second transistor. The first transistor includes a first back gate electrically coupled to a first front gate. The signal processing unit also includes a second transistor operatively coupled to the first transistor. The second transistor includes a second back gate electrically coupled to a second front gate. The semiconductor device also includes a gain circuit for providing a gain upon the output signal. The semiconductor device also includes a bias circuit to provide a first bias signal to the first back gate and a second bias signal to the second back gate.
    Type: Application
    Filed: May 6, 2016
    Publication date: November 9, 2017
    Applicant: GLOBALFOUNDRIES INC.
    Inventor: Thomas G. McKay
  • Publication number: 20170324386
    Abstract: Systems and methods for amplifying signals. In some embodiments, the signals may be amplified using a diode steering network with an amplifier operated in class AB mode. In some embodiments, distortion in the amplified signal may be corrected using a feed forward cancellation circuit operated in class A mode.
    Type: Application
    Filed: May 9, 2017
    Publication date: November 9, 2017
    Inventor: Marcel F. Schemmann
  • Publication number: 20170324387
    Abstract: An amplifier includes an amplifying stage, a cascoded circuit, an input feed-forward circuit and an output stage. The amplifying stage is arranged receiving a differential input pair to generate an amplified differential input pair. The input feed-forward circuit is coupled to the cascoded circuit, and is arranged for feeding the differential input pair forward to the cascoded circuit. The output stage is coupled to the amplifying stage and the cascoded circuit, and is arranged for generating a differential output pair according to the amplified differential input pair and an output of the cascoded circuit.
    Type: Application
    Filed: April 17, 2017
    Publication date: November 9, 2017
    Inventors: Hung-Chieh Tsai, Yu-Hsin Lin
  • Publication number: 20170324388
    Abstract: Apparatus and methods for power amplifiers with an injection-locked oscillator driver stage are provided herein. In certain configurations, a multi-mode power amplifier includes a driver stage implemented using an injection-locked oscillator and an output stage having an adjustable supply voltage that changes based on a mode of the multi-mode power amplifier. By implementing the multi-mode power amplifier in this manner, the multi-mode power amplifier exhibits excellent efficiency, including when the voltage level of the adjustable supply voltage is relatively low.
    Type: Application
    Filed: May 2, 2017
    Publication date: November 9, 2017
    Inventor: Yasser Khairat Soliman
  • Publication number: 20170324389
    Abstract: A magnetic amplifier includes a permeable core having multiple legs. Control windings wound around separate legs are spaced apart from each other and connected in series in an anti-symmetric relation. Harmonic filters are positioned adjacent to the control windings to attenuate even-ordered harmonics generated by an alternating load current passing through a portion of the legs. The control windings are configured to bias magnetic flux arising from a control current flowing through one of the control windings which is substantially equal to the biasing magnetic flux flowing into a second control winding. The flow of the control current through each of the control windings changes the reactance of the permeable core reactor by driving those portions of the permeable core that convey the biasing magnetic flux in the permeable core into saturation.
    Type: Application
    Filed: May 4, 2016
    Publication date: November 9, 2017
    Inventor: Aleksandar D. Dimitrovski
  • Publication number: 20170324390
    Abstract: There is disclosed a portable programmable device including a battery, a memory and a terminal connectable to earpieces, the device including in the memory a calibration file, parameter or parameters relating to audio sensitivity of the earpieces, the device being configured to play media data including audio, and to provide audio output to the earpieces, the device being further configured to, using the calibration file, parameter or parameters, calculate a noise dose relating to a sound exposure of a user resulting from audio output provided to the earpieces, and to record the noise dose on the device, wherein the device is configured to adjust audio output level in response to: (a) audio content included in played media data; (b) the calibration file, parameter or parameters, and (c) noise dose data of the user recorded on the device. A related method and computer program product are also disclosed.
    Type: Application
    Filed: November 18, 2015
    Publication date: November 9, 2017
    Applicant: LIMITEAR LTD.
    Inventors: Stephen WHEATLEY, Richard GLOVER, Steve BLINCOE
  • Publication number: 20170324391
    Abstract: An impedance matching structure is disposed on a circuit board for matching an impedance of a transmission line for transmitting an electronic signal. The structure includes: at least two redundant conducting sections coupled to different points between an input terminal and an output terminal of the transmission line, wherein the redundant conducting sections are apart from one another, and a first terminal of each of the redundant conducting sections is coupled to the transmission line, while a second terminal of each of the redundant conducting sections is apart from the transmission line; and at least one grounded conducting section, each of which corresponds to one of the redundant conducting sections, and surrounds in separation from the corresponding redundant conducting section, wherein each of the at least two redundant conducting sections is disposed in a corresponding plating hole.
    Type: Application
    Filed: October 28, 2016
    Publication date: November 9, 2017
    Inventor: Rong- Fa KUO
  • Publication number: 20170324392
    Abstract: Electromagnetic coupler systems including built-in frequency detection, and modules and devices including such. One example of an electromagnetic coupler system include an electromagnetic coupler having an input port, an output port, a coupled port, and an isolation port, the electromagnetic coupler including a main line extending between the input port and the output port, and a coupled line extending between the coupled port and the isolation port, the electromagnetic coupler being configured to produce a coupled signal at the coupled port responsive to receiving an input signal at the input port. An adjustable termination impedance is connected to the isolation port. A frequency detector is connected to the adjustable termination impedance and to the coupled port, and configured to detect a frequency of the coupled signal and provide an impedance control signal to tune the adjustable termination impedance based on the frequency of the coupled signal.
    Type: Application
    Filed: May 5, 2017
    Publication date: November 9, 2017
    Inventors: Nuttapong Srirattana, David Scott Whitefield, David Ryan Story
  • Publication number: 20170324393
    Abstract: A radio frequency duplexer with a first directional coupler configured to divide an input reception signal into a first auxiliary reception signal and a second auxiliary reception signal, where the first auxiliary reception signal and the second auxiliary reception signal comprise signal components at a reception frequency, a first filter configured to filter the first auxiliary reception signal to obtain a third auxiliary reception signal, a second filter configured to filter the second auxiliary reception signal to obtain a fourth auxiliary reception signal, where pass bands of the first and the second filters comprise the reception frequency, a second directional coupler configured to combine the third auxiliary reception signal with the fourth auxiliary reception signal to obtain an output reception signal.
    Type: Application
    Filed: June 26, 2017
    Publication date: November 9, 2017
    Inventor: Udo Karthaus
  • Publication number: 20170324394
    Abstract: A transducer for SAW-type or PSAW-type acoustic waves is proposed in which the dielectric (DK) is applied onto the substrate so that the gap (GP) between the ends of the electrode fingers and the opposite bus electrode is completely filled with said dielectric (DK), but the active area of the transducer, thus transversal overlap area (UB) of the electrode fingers, is not covered by said dielectric.
    Type: Application
    Filed: December 2, 2015
    Publication date: November 9, 2017
    Inventors: Thomas EBNER, Markus MAYER, Ulrike RÖSLER, Gholamreza DADGAR JAVID, Stefan BEREK
  • Publication number: 20170324395
    Abstract: Stacked wafer-level packaging devices. In some embodiments, a wireless device includes a transceiver configured to generate a radio-frequency (RF) signal. The wireless device also includes a front-end module (FEM) in communication with the transceiver, the front-end module including a packaging substrate configured to receive a plurality of components, the front-end module further including a stacked assembly implemented on the packaging substrate, the stacked assembly including a first wafer-level packaging (WLP) device having a radio-frequency (RF) shield, the stacked assembly further including a second wafer-level packaging device having an RF shield, the second wafer-level packaging device positioned over the first wafer-level packaging device such that the RF shield of the second wafer-level packaging device is electrically connected to the RF shield of the first wafer-level packaging device.
    Type: Application
    Filed: May 22, 2017
    Publication date: November 9, 2017
    Inventors: Russ Alan REISNER, John C. BALDWIN
  • Publication number: 20170324396
    Abstract: A piezoelectric component includes a support substrate; a piezoelectric element having both ends fixed to the support substrate, so as to be oscillatable; a pair of terminal electrodes located below the ends of the piezoelectric element, respectively; a pair of capacitance-forming electrodes each having a greater width than the piezoelectric element, extending from the pair of terminal electrodes, respectively, toward a center of the piezoelectric element; and excitation electrodes disposed on a first principal surface and a second principal surface of the piezoelectric element, respectively, the excitation electrodes facing each other so that a facing region in which the excitation electrodes overlap with each other as seen in a transparent plan view is defined therebetween, at least part of a region of the pair of capacitance-forming electrodes which protrudes outside the facing region in a width direction thereof as seen in a plan view, being covered with an insulating film.
    Type: Application
    Filed: June 29, 2015
    Publication date: November 9, 2017
    Inventor: Hiroto Nakama
  • Publication number: 20170324397
    Abstract: An acoustic wave device includes: a substrate; a piezoelectric film located on the substrate; a lower electrode and an upper electrode facing each other across at least a part of the piezoelectric film; a silicon oxide film located at an opposite side of at least one of the lower electrode and the upper electrode from the piezoelectric film; a first insulating film that is located between the at least one of the lower electrode and the upper electrode and the silicon oxide film and includes a non-oxygen-containing material; and an additional film located at an opposite side of the silicon oxide film from the first insulating film and made of a material different from a material of the silicon oxide film and a material of the first insulating film.
    Type: Application
    Filed: July 20, 2017
    Publication date: November 9, 2017
    Applicant: TAIYO YUDEN CO., LTD.
    Inventor: Satoru MATSUDA
  • Publication number: 20170324398
    Abstract: A SAW device includes a SAW element, a conductor connected to the SAW element, an LT substrate including the SAW element, and a case for housing the LT substrate including the SAW element. The case includes a cover part, a lateral part, and a bottom part. The bottom part is including a sapphire substrate, the LT substrate is positioned on a first surface of the sapphire substrate, the first surface serving as an inner surface of the case, and a second surface opposite to the first surface serves as an outer surface of the case. The conductor includes a via conductor provided in a through-hole continuously penetrating through the sapphire substrate and the LT substrate.
    Type: Application
    Filed: November 27, 2015
    Publication date: November 9, 2017
    Applicant: KYOCERA Corporation
    Inventors: Motohiro UMEHARA, Yutaka NABESHIMA
  • Publication number: 20170324399
    Abstract: An object of the present invention is to reduce burden on a program for changing an operation mode of an internal circuit in accordance with an internal clock frequency without mounting a large-scale circuit in an LSI in which setting of the frequency of an internal clock can be dynamically changed. In an LSI including an internal clock generation circuit generating an internal clock from a clock source in accordance with a parameter supplied, a register storing frequency information of the clock source, a register storing the parameter, and an internal circuit having a plurality of operation modes, a table circuit controlling the operation mode of the internal circuit in association with the frequency information and the parameter supplied from the registers is provided.
    Type: Application
    Filed: March 30, 2017
    Publication date: November 9, 2017
    Applicant: Renesas Electronics Corporation
    Inventor: Teruaki KANZAKI
  • Publication number: 20170324400
    Abstract: Various techniques are provided to efficiently implement user designs in programmable logic devices (PLDs). In one example, a programmable logic device (PLD) includes a plurality of programmable logic blocks (PLBs) and a plurality of logic cells within at least one of the PLBs, where each logic cell includes a four input lookup table (4-LUT) configured to provide a 4-LUT output signal to associated carry logic. Each logic cell is configurable according to at least two selectable operational modes including a logic function output mode and a ripple arithmetic output mode, and at least three of the 4-LUT inputs are interchangeable when a selected operational mode comprises the ripple arithmetic output mode.
    Type: Application
    Filed: July 24, 2017
    Publication date: November 9, 2017
    Inventors: Brad Sharpe-Geisler, Senani Gunaratna, Ting Yew
  • Publication number: 20170324401
    Abstract: Various techniques are provided to efficiently implement user designs in programmable logic devices (PLDs). In one example, a programmable logic device (PLD) includes a plurality of programmable logic blocks (PLBs) and at least first and second logic cells within at least one of the PLBs, where each logic cell includes a lookup table (LUT) and associated mode logic configured to receive a LUT output signal from the LUT. The associated mode logic is configured to use a single physical signal output to provide a logic cell output signal corresponding to a selected logic function operational mode, ripple arithmetic operational mode, or extended logic function operational mode for each logic cell.
    Type: Application
    Filed: July 24, 2017
    Publication date: November 9, 2017
    Inventors: Brad Sharpe-Geisler, Senani Gunaratna, Ting Yew
  • Publication number: 20170324402
    Abstract: The present invention relates to a combiner latch circuit for generation of one phase differential signal pair or two phase differential signal pairs. The combiner latch circuit comprises an input circuit configured to select a state of the output circuit from a group of: a fourth state comprising the differential output X=1, Y=0, a fifth state comprising the differential output X=0, Y=1. The input circuit is further configured to select the fourth state if the input A=0 and the input B=1 and the clock input encounter a leading edge from 0 to 1 and the output circuit is in the fifth state, and select the fifth state if the input A=1 and the input B=0 and the clock input encounter a leading edge from 0 to 1 and the output circuit is in the fourth state.
    Type: Application
    Filed: December 2, 2015
    Publication date: November 9, 2017
    Applicant: Telefonaktiebolaget LM Ericsson (publ)
    Inventor: Reza Bagger
  • Publication number: 20170324403
    Abstract: A pulse counting circuit receives pulses supplied by a source circuit having at least two inverted pulse signal supply terminals. The circuit includes a first counter to count pulses of a first pulse signal and supply a first count and a second counter to count pulses of a second pulse signal and supply a second count. A selection circuit selects one of the first and second counts.
    Type: Application
    Filed: November 22, 2016
    Publication date: November 9, 2017
    Applicant: STMicroelectronics (Rousset) SAS
    Inventors: Jean Nicolai, Albert Martinez
  • Publication number: 20170324404
    Abstract: Examples of a signal calculator include a voltage multiplier and a time divider. The voltage multiplier copies time information corresponding to a first voltage and generates a third voltage using a second current corresponding to a second voltage during a first period corresponding to the copied time information. The time divider generates an output according to a result of comparing a voltage generated by a first current on the basis of a voltage corresponding to a first time with a second voltage corresponding to a second time.
    Type: Application
    Filed: July 27, 2017
    Publication date: November 9, 2017
    Applicant: FAIRCHILD KOREA SEMICONDUCTOR LTD.
    Inventors: Taesung KIM, Seunguk YANG, Youngbae PARK
  • Publication number: 20170324405
    Abstract: A logic two-to-one multiplexer includes: two input terminals; one output terminal; a control terminal. Four series-connected two-to-one multiplexers are connected such that a first multiplexer has its inputs connected to the input terminals, a last multiplexer has its output connected to the output terminal, and the other multiplexers have their respective inputs interconnected to the output of the previous multiplexer in the series association. Half of the multiplexers are controlled in reverse with respect to the other half of the multiplexers.
    Type: Application
    Filed: November 28, 2016
    Publication date: November 9, 2017
    Applicant: STMicroelectronics (Rousset) SAS
    Inventors: Albert Martinez, Michel Agoyan
  • Publication number: 20170324406
    Abstract: A bridge leg circuit assembly comprising: a circuit board, a first active switch die, and a second active switch die. The circuit board having an insulating plate with a first and second side and a first and second conducting layer on the first and second sides of the insulating plate, respectively. The second conducting layer having a first and second conducting region that are insulated from each other. The first active switch die having an opposing first side, facing and coupled with the first conducting region, and an opposing second side, coupled with the second conducting region, which are embedded into the circuit board. The second active switch die having an opposing first side, coupled with the second conducting region, and an opposing second side, coupled with the first conducting layer, which are embedded into the circuit board.
    Type: Application
    Filed: May 4, 2017
    Publication date: November 9, 2017
    Inventors: Tao WU, Fei LI
  • Publication number: 20170324407
    Abstract: An RF switching device having distributed shunt switches distributed along transmission lines to improve RF bandwidth as well as the signal isolation of the device. The shunt switches may be physically positioned on both sides of the transmission lines to keep an integrated circuit (IC) design essentially symmetrical so as to provide predictable and reliable operational characteristics. Some embodiments include stacked FET shunt switches and series switches to tolerate high voltages. In some embodiments, the gate resistor for each FET shunt switch is divided into two or more portions.
    Type: Application
    Filed: May 16, 2017
    Publication date: November 9, 2017
    Inventors: Jianhua Lu, Peter Bacon, Raul Inocencio Alidio, Vikram Sekar
  • Publication number: 20170324408
    Abstract: A mixing module (40) comprises a switching mixer (400), controlled by a switch signal and configured to receive an inputting signal and generate an outputting signal; a modulating unit (402), coupled to the switching mixer (400) and configured to generate the switch signal; wherein a switching frequency of the switch signal is higher than an and is a specific multiple of inputting frequency of the inputting signal. The mixing module (40) controls the switching mixer (400) by using the switch signal which is much higher than the inputting frequency of the inputting signal; oversampling is performed on the inputting signal, so that the spectrum energy of the outputting signal is more concentrated, which can avoid the additional noise due to the introduction of sidelobes or harmonics.
    Type: Application
    Filed: July 21, 2017
    Publication date: November 9, 2017
    Inventors: Fu-Chiang YANG, Yingsi LIANG
  • Publication number: 20170324409
    Abstract: A circuit generates a number of oscillations. The circuit includes a first branch with at least one delay line introducing symmetrical delays on rising edges and on falling edges and at least one asymmetrical delay element introducing different delays on rising edges and on falling edges. The circuit further includes a second branch looped back on the first branch and including at least one delay line introducing symmetrical delays on rising edges and on falling edges.
    Type: Application
    Filed: November 28, 2016
    Publication date: November 9, 2017
    Applicant: STMicroelectronics (Rousset) SAS
    Inventors: Albert Martinez, Michel Agoyan, Jean Nicolai
  • Publication number: 20170324410
    Abstract: A clock gating circuit includes a first precharge unit charging a first node based on a clock signal, a second precharge unit charging a second node based on the clock signal, a first discharge unit discharging the first node based on the clock signal, a second discharge unit discharging the second node based on the clock signal, a first cross-coupled maintain unit maintaining the first node at a charge state according to a voltage level of the second node, a second cross-coupled maintain unit maintaining the second node at a charge state according to a voltage level of the first node, and a control unit controlling the first and second discharge units to discharge the first node or the second node on the basis of a clock enable signal.
    Type: Application
    Filed: July 26, 2017
    Publication date: November 9, 2017
    Inventors: HYUNCHUL HWANG, MINSU KIM
  • Publication number: 20170324411
    Abstract: A bootstrap circuit integrated to a voltage converter integrated circuit (IC) and a voltage converter IC for a switch mode voltage regulator. The bootstrap circuit is used to provide a bootstrap voltage signal for driving a high side switch of the voltage converter IC. The bootstrap circuit has a pre-charger and a bootstrap capacitor. The pre-charger provides a first bootstrap signal to pre-charge a control terminal of the high side switch, and the bootstrap capacitor provides a second bootstrap signal to enhance the charge of the control terminal of the high side switch.
    Type: Application
    Filed: September 21, 2016
    Publication date: November 9, 2017
    Inventors: Junyong Gong, Jian Jiang, Yike Li, Changjiang Chen
  • Publication number: 20170324412
    Abstract: An electronic device includes a transmission interface, a driving circuit, a receiving circuit, a sampling circuit, a detecting circuit, a timing control circuit and a processing circuit. The transmission interface is for connecting to another electronic device via a connecting cable. The driving circuit outputs a backward signal via the transmission interface to the another electronic device. The receiving circuit receives a received signal including the backward signal and a forward signal from the transmission interface. The sampling circuit samples the received signal to obtain a plurality of sample results. The detecting circuit detects transitions of the sample results to obtain a plurality of detection results. The processing circuit generates a control signal according to the detection results, and adjusts a time point at which the driving circuit outputs the backward signal through the timing control circuit.
    Type: Application
    Filed: December 5, 2016
    Publication date: November 9, 2017
    Inventors: Wei-Ling Chen, Chun Wen Yeh, Yan-Cheng Lin
  • Publication number: 20170324413
    Abstract: A semiconductor circuit includes a first circuit and a second circuit. The first circuit is configured to generate a voltage level at a first node based on a voltage level of input data, an inverted value of the voltage level at the first node, a voltage level of a clock signal, and a voltage level at a second node; and the second circuit is configured to generate the voltage level at the second node based on the voltage level of input data, an inverted value of the voltage level at the second node, the voltage level of the clock signal, and the inverted value of the voltage level at the first node. When the clock signal is at a first level, the first and second nodes have different logical levels. When the clock signal is at a second level, the first and second nodes have the same logical level.
    Type: Application
    Filed: July 27, 2017
    Publication date: November 9, 2017
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Chul HWANG, Min-Su KIM
  • Publication number: 20170324414
    Abstract: An electronic latch circuit, a 4-phase signal generator, a multi-stage frequency divider and a poly-phase signal generator are disclosed. The electronic latch circuit comprises an output circuit comprising a first output and a second output. The electronic latch circuit further comprises an input circuit comprising a first input, a second input and a clock signal input. The electronic latch circuit is configured to change state based on the input signals' level at the inputs of the input circuit and a present state of the output circuit. The 4-phase signal generator is built with two electronic latch circuits. The multi-stage frequency dividers and poly-phase signal generators comprise a plurality of the electronic latch circuits and 4-phase signal generators.
    Type: Application
    Filed: December 2, 2015
    Publication date: November 9, 2017
    Applicant: Telefonaktiebolaget LM Ericsson (publ)
    Inventor: Reza Bagger
  • Publication number: 20170324415
    Abstract: Apparatuses, systems and methods associated with bidirectional Gray code counter design are disclosed herein. In embodiments, a bidirectional Gray code counter may include a sequential logic element to store a Gray code value and logic circuitry. The logic circuitry may be to determine, based on a bidirectional indicator signal, whether to increment or decrement the Gray code value update, through performance of an increment or a decrement of the Gray code value based on the determination of whether to increment or decrement the Gray code value, the Gray code value to be a sequential Gray code value and replace the Gray code value stored in the sequential logic element with the updated Gray code value. Other embodiments may be described and/or claimed.
    Type: Application
    Filed: May 4, 2016
    Publication date: November 9, 2017
    Inventor: Mark L. Neidengard
  • Publication number: 20170324416
    Abstract: A sub-sampling phase-locked loop is described, which comprises a digital-to-time converter, a sampler module, an interpolator, and a voltage controlled oscillator. The digital-to-time converter is configured to provide a first delay signal (SDLY1) at a first point (t1) in time and a second delay signal (SDLY2) at a second point in time (t2). The sampler module is configured to provide a first sample (S1) of the oscillator output signal (SOUT) at the first point in time (t1) and a second sample (S2) of the oscillator output signal (SOUT) at the second point in time (t2). The interpolator is configured to provide a sampler signal (SSAMPL) by interpolating the first sample (S1) and the second sample (S2). The voltage controlled oscillator is configured to control the oscillator output signal (SOUT) based on the sampler signal (SSAMPL).
    Type: Application
    Filed: July 26, 2017
    Publication date: November 9, 2017
    Inventor: Anders JAKOBSSON
  • Publication number: 20170324417
    Abstract: Techniques are disclosed relating to rapidly downshifting the output frequency of an oscillator. In some embodiments, the oscillator is configured to operate in a closed-loop mode in which negative feedback is used to maintain a particular output frequency (e.g., in a phase-locked loop (PLL)). In some embodiments, the negative feedback loop is configured to maintain the output of the oscillator at a particular frequency based on a reference clock signal and the output of the oscillator. The nature of a negative feedback loop may render rapid frequency changes difficult, e.g., because of corrections by the loop. Therefore, in some embodiments, the loop is configured to switch to an open-loop mode in which a control input to the oscillator is fixed. In some embodiments, the loop switches to open-loop mode in response to a trigger signal and control circuitry forces the oscillator to a new target frequency.
    Type: Application
    Filed: May 4, 2016
    Publication date: November 9, 2017
    Inventors: Brian S. Leibowitz, Jared L. Zerbe, Sanjay Pant
  • Publication number: 20170324418
    Abstract: A frequency synthesizing device includes a voltage-controlled oscillator receiving an adjusting signal and generating an output signal according to the adjusting signal. A feedback frequency divider having a plurality of divisor values receives the output signal and generates a feedback signal after performing frequency dividing. An automatic frequency calibration circuit of the frequency synthesizing device includes a first frequency divider receiving a reference frequency, and a second frequency divider receiving the feedback signal. A comparator of the automatic frequency calibration circuit receives and compares outputs from the first frequency divider and the second frequency divider in a predetermined period to generate a comparing result. A state machine outputs the adjusting signal according to the comparing result in a calibration mode.
    Type: Application
    Filed: May 5, 2017
    Publication date: November 9, 2017
    Inventors: Jung-Sui KAO, Jri LEE, Li-Yang CHEN
  • Publication number: 20170324419
    Abstract: Apparatus and methods for phase synchronization of phase-locked loops (PLLs) are provided. In certain configurations, an RF communication system includes a PLL that generates one or more output clock signals and a phase synchronization circuit that synchronizes a phase of the PLL. The phase synchronization circuit includes a sampling circuit that generates samples by sampling the one or more output clock signals based on timing of a reference clock signal. Additionally, the phase synchronization circuit includes a phase difference calculation circuit that generates a phase difference signal based on the samples and a tracking digital phase signal representing the phase of the PLL. The phase synchronization circuit further includes a phase adjustment control circuit that provides a phase adjustment to the PLL based on the phase difference signal so as to synchronize the PLL.
    Type: Application
    Filed: May 5, 2016
    Publication date: November 9, 2017
    Inventors: Christopher Mayer, David J. McLaurin, Christopher W. Angell, Sudhir Desai, Steven R. Bal
  • Publication number: 20170324420
    Abstract: Wideband polar receivers and method of operation are described. A phase-modulated input signal is received at a polar receiver that includes an injection-locked oscillator. The injection-locked oscillator includes a plurality of injection points. Based on the frequency of the input signal, a particular Nth harmonic is selected, and the input signal is injected at the set of injection points corresponding to the selected Nth harmonic. The injection-locked oscillator generates an oscillator output signal, and the phase of the input signal is determined from the phase of the oscillator output signal. In some embodiments, the oscillator output signal is frequency-multiplied by N, mixed with the input signal, and filtered for use in amplitude detection. The input signal is decoded based on the phase and amplitude information.
    Type: Application
    Filed: June 5, 2017
    Publication date: November 9, 2017
    Inventors: Yang Xu, Sara Munoz Hermoso, Roc Berenguer Perez
  • Publication number: 20170324421
    Abstract: Methods and apparatus for reducing non-linearity in analog to digital converters are disclosed. An example apparatus includes an analog-to-digital converter to convert an analog signal into a digital signal; and a non-linearity corrector coupled to the analog-to-digital converter to determine a derivative of the digital signal; determine cross terms including a combination of the digital signal and the derivative of the digital signal; and determine a non-linearity term corresponding to a combination of the cross terms.
    Type: Application
    Filed: December 22, 2016
    Publication date: November 9, 2017
    Inventors: Jawaharlal Tangudu, Sthanunathan Ramakrishnan, Nagarajan Viswanathan, Pooja Sundar
  • Publication number: 20170324422
    Abstract: A method for testing a DAC comprising controlling the DAC digitally to cause it to produce a known desired analogue output, for example a fixed amplitude sine wave; determining the duration of fixed voltage segments of the actual output of the DAC and using the duration of the fixed voltage segments to assess or determine performance of the DAC.
    Type: Application
    Filed: July 21, 2017
    Publication date: November 9, 2017
    Inventors: David Hamilton, Tom Clayton, Gordon Sharp, Ian Stevenson
  • Publication number: 20170324423
    Abstract: A digital down converter includes a low resolution mixer, a decimation filter, and a high resolution mixer. The low resolution mixer is configured to receive a digitized radio frequency signal, and apply a first down conversion to the radio frequency signal to produce an intermediate frequency signal. The decimation filter is coupled to the low resolution mixer. The decimation filter is configured to receive the intermediate frequency signal, and reduce a sampling rate of the intermediate frequency signal to produce a decimated intermediate frequency signal. The high resolution mixer is coupled to the decimation filter. The high resolution mixer is configured to receive the decimated intermediate frequency signal, and apply a second down conversion to the decimated intermediate frequency signal to produce a down converted signal.
    Type: Application
    Filed: December 28, 2016
    Publication date: November 9, 2017
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Jawaharlal TANGUDU, Suvam NANDI, Jaiganesh BALAKRISHNAN
  • Publication number: 20170324424
    Abstract: A transmitting apparatus is provided. The transmitting apparatus includes: an encoder configured to perform a low-density parity check (LDPC) encoding on input bits using a parity check matrix to generate an LDPC codeword comprising information word bits and parity bits; an interleaver configured to interleave the LDPC codeword; and a modulator configured to map the interleaved LDPC codeword onto a modulation symbol, wherein the modulator is further configured to map a bit included in a predetermined bit group from among a plurality of bit groups constituting the LDPC codeword onto a predetermined bit of the modulation symbol.
    Type: Application
    Filed: July 24, 2017
    Publication date: November 9, 2017
    Applicant: SAMSUNG ELECTRONICS CO., LTD.
    Inventors: Hong-sil JEONG, Kyung-joong KIM, Se-ho MYUNG, Daniel Ansorregui LOBETE, Belkacem MOUHOUCHE
  • Publication number: 20170324425
    Abstract: A circuit, including an embedded parity matrix generator configured to generate a parity matrix for a data word of any data width; an encoder configured to add a redundancy word to the data word based on the parity matrix; a sub-circuit coupled to the encoder, and configured to receive the data word and the redundancy word from the encoder; and a decoder coupled to the sub-circuit, and configured to receive the data word and the redundancy word from the sub-circuit, and to detect any errors in the data word based on the parity matrix.
    Type: Application
    Filed: May 6, 2016
    Publication date: November 9, 2017
    Inventor: Holger Busch
  • Publication number: 20170324426
    Abstract: A low density parity check (LDPC) encoder, an LDPC decoder, and an LDPC encoding method are disclosed. The LDPC encoder includes first memory, second memory, and a processor. The first memory stores an LDPC codeword having a length of 64800 and a code rate of 2/15. The second memory is initialized to 0. The processor generates the LDPC codeword corresponding to information bits by performing accumulation with respect to the second memory using a sequence corresponding to a parity check matrix (PCM).
    Type: Application
    Filed: July 7, 2017
    Publication date: November 9, 2017
    Inventors: Sung-Ik PARK, Heung-Mook KIM, Sun-Hyoung KWON, Nam-Ho HUR