Patents Represented by Law Firm Katz & Cotton, LLP
  • Patent number: 5729894
    Abstract: A ball bump grid array package includes dies on one surface of a printed wiring board (PWB) and an array of ball bumps on the other surface of the PWB. The die is interconnected with the ball bumps by bond wires, traces on the one surface of the PWB, vias through the PWB and traces on the other surface of the PWB. Various die encapsulation schemes are discussed. The PWB is formed of FR4, BT, teflon or polyimide, or ceramic materials. The die may be connected to the traces on the one surface of the PWB with solder balls, rather than with bond wires. Two or more dies may be disposed on the one surface of the PWB, within the plastic molded body. The ball bumps on the other surface of the PWB may be arranged in a multiple grid pitch array--ball bumps within a central area being on a first pitch, and ball bumps without the central area being on a second pitch which is a multiple of the first pitch.
    Type: Grant
    Filed: June 14, 1996
    Date of Patent: March 24, 1998
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Mark R. Schneider, Edwin Fulcher
  • Patent number: 5730566
    Abstract: A self-aligning, anti-cross threading fastener having a first member with lead threads having a curved surface feature from the minor diameter to the major diameter which allows the surface of the lead threads to cam over the mating threads of a second member and thereby aligning collinearly the longitudinal axis of the two members. The initial presentation angle of the two threaded members may be restricted and therefore enhanced by providing a protruding diameter feature.
    Type: Grant
    Filed: May 20, 1997
    Date of Patent: March 24, 1998
    Inventors: Jerry J. Goodwin, Michael A. Garver, Anthony L. Snoddy
  • Patent number: 5728599
    Abstract: Process for manufacturing a high interconnection density, fine-line, superconductive printed leadframes using thick-film screen-printing techniques, or other printing techniques. Generally, a superconductive leadframe pattern is printed on a backing substrate. Once the pattern is cured, the backing substrate, or portions thereof can be removed. The backing substrate can be a "fish paper" substrate treated with a release agent, or other substrate material which can be dissolved away, etched away, or otherwise removed. Portions of the backing substrate can be used to provide mechanical integrity for the leadframe. The leadframe fingers can be printed using a superconductive paste or a superconductive precursor paste which is subsequently treated to exhibit superconductivity.
    Type: Grant
    Filed: August 7, 1995
    Date of Patent: March 17, 1998
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Mark Schneider, Chok J. Chia
  • Patent number: 5725903
    Abstract: A conformal, substantially uniform thickness layer of photoresist is deposited on a semiconductor wafer by causing photoresist solids to "sediment" out of solution or suspension. Generally, the more conformal the layer, the more uniform the reflectance of the layer and the less variation in underlying feature critical dimension (cd). In order to accommodate possible resulting deviations in photoresist layer thickness causing undesirable reflectance nonuniformities (and cd variations), a top antireflective coating may be applied to the photoresist layer. In the case of a point-by-point lithography process, such as e-beam lithography, the thickness/reflectance variations can be mapped, and exposure doses adjusted accordingly.
    Type: Grant
    Filed: August 16, 1995
    Date of Patent: March 10, 1998
    Assignee: LSI Logic Corporation
    Inventor: Michael D. Rostoker
  • Patent number: 5721150
    Abstract: An apparatus and method wherein conductive patterns are written in amorphous silicon or polysilicon deposited on an integrated circuit and used for interconnecting circuit elements contained therein. The substantially pure amorphous silicon or polysilicon is deposited onto an integrated circuit face at low temperature. A Focused Ion Beam deposition system deposits dopant atoms into the deposited pure silicon in a desired pattern. The dopant atoms are then activated by heat from a focused laser beam which adiabatically anneals the specifically doped areas of the deposited silicon. The resulting annealed doped areas of the silicon have low resistance suitable for circuit conductors. The surrounding undoped silicon reins a high resistance and a good insulator.
    Type: Grant
    Filed: March 12, 1996
    Date of Patent: February 24, 1998
    Assignee: LSI Logic Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: 5715274
    Abstract: Serial high speed interconnect devices are integrated with semiconductor devices for simple and reliable communications and control between a plurality of semiconductor devices. The serial high speed interconnect devices transfer the data serially at a rate fast enough to replace large parallel data and address buses that require one conductive path per bit of data. Eliminating large parallel data and address buses allows the integrated circuit containing the semiconductor device to be smaller, simpler and lower in cost. The subsequent reduction in the size of the integrated circuits improves the layout density of electronic systems and reduces crosstalk and other undesirable signal transfer anomalies. The serial high speed interconnection devices are implemented with a low cost serial interface circuit technology that may be easily implemented on a semiconductor die in conjunction with the main circuits.
    Type: Grant
    Filed: January 9, 1995
    Date of Patent: February 3, 1998
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Scott A. Macomber
  • Patent number: 5709091
    Abstract: A portable refrigerant recovery and recycling system for removing and recycling chloroflourocarbon (CFC), hydroflourocarbon (HFC) and hydrochloroflourocarbon (HCFC) refrigerants from refrigeration systems. Closed loop interconnection prevents release of refrigerant to the atmosphere. Liquid refrigerant is drawn by suction through a filter and transferred to a storage tank. When all liquid refrigerant has been transferred, a refrigerant vapor recovery process automatically engages, retrieves and condenses the remaining refrigerant vapors, thus evacuating the refrigeration system to a pressure of approximately 29 inches Hg absolute for low pressure refrigeration systems and 15 inches Hg absolute for high pressure refrigeration systems. After evacuation of the refrigeration system, the present invention automatically shuts off.
    Type: Grant
    Filed: July 29, 1994
    Date of Patent: January 20, 1998
    Inventor: James Joseph Todack
  • Patent number: 5700715
    Abstract: A process for mounting one or more dies a substrate, such as by ball-bumps. In one embodiment, a thin layer of heat-reflective material, such as gold, is disposed over the surface of the die facing the substrate, to shield the substrate from heat generated by the die. Other embodiments are directed to "pillar" spacers formed on the surface of the die and/or the substrate to control the spacing therebetween. The pillars can be thermally-conductive or thermally non-conductive. Thermally-conductive pillars can be thermally isolated from the die or substrate by an insulating layer. Thermally-conductive pillars can be employed to extract heat from selected areas of a die, into selected lines or areas of the substrate, and the heat on the substrate can then be dissipated by a coolant. Lines on the substrate which are advertently heated by the die can be employed to limit the current of selected circuits on the semiconductor die.
    Type: Grant
    Filed: May 3, 1995
    Date of Patent: December 23, 1997
    Assignee: LSI Logic Corporation
    Inventor: Nicholas F. Pasch
  • Patent number: 5701331
    Abstract: A differential signal receiver circuit includes a first differential stage receiving input differential signals, a second differential stage receiving shifted differential signals and summing stage summing outputs of the first and second differential stages. Preferably the summing stage is formed by a wired-OR connection between the first and second differential stage outputs. The circuit finds application in digital systems for receiving data transmitted between digital equipment.
    Type: Grant
    Filed: June 6, 1995
    Date of Patent: December 23, 1997
    Assignee: LSI Logic Corporation
    Inventor: Kenneth Stephen Hunt
  • Patent number: 5696403
    Abstract: An electronic system utilizing at least one integrated circuit that has reduced drive requirements for the input and output pads of the integrated circuit die. The integrated circuit of the system has an intermediate structure added between the output connection pad and substrate to reduce the amount of electron charge required to charge the output pad capacitance of the integrated circuit to a substantially negligible amount. In addition, an intermediate structure may be added between an input connection pad and substrate of the integrated circuit to reduce the amount of electron charge required to charge the input pad capacitance to a substantially negligible amount.
    Type: Grant
    Filed: April 2, 1996
    Date of Patent: December 9, 1997
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Nicholas F. Pasch
  • Patent number: 5692296
    Abstract: The present invention provides a method for fabricating an integrated circuit package, as well the resulting integrated circuit package, which retains a heatsink in close communication with a mold cavity. This precludes any encapsulant from flowing between the heatsink and the inner surface of a mold cavity. As a consequence, the bottom of the heatsink is not encapsulated and is thus exposed. This is accomplished by including posts, attached to the leadframe assembly, which have the function of exerting a downward force on a leadframe assembly and, in turn, on the heatsink. Tie bars, which are non-functional parts of a leadframe assembly, can be utilized as posts by bending the posts into an upright position.
    Type: Grant
    Filed: July 29, 1996
    Date of Patent: December 2, 1997
    Assignee: LSI Logic Corporation
    Inventor: Patrick Variot
  • Patent number: 5675260
    Abstract: System and method for optimizing the structure of a transistor to withstand electrostatic discharge by quantitatively evaluating the amount of electrostatic discharge that integrated circuit field effect transistors may endure before material damage results thereto. The system and method utilizes a plurality of test devices, each having certain differences in structure, which are fabricated onto a common integrated circuit substrate for contemporaneous testing of each device under controlled quantitative conditions. The test results may be organized into a "matrix experiment". A matrix experiment is a set of experiments where the settings or values of several product or process parameters to be studied are changed from one experiment to another. An orthogonal matrix array may be utilized to enhance the reliability of the data analysis, and may effectively reduce the number of experiments necessary to establish a reliable conclusion from the limited number of tests performed.
    Type: Grant
    Filed: November 18, 1996
    Date of Patent: October 7, 1997
    Assignee: LSI Logic Corporation
    Inventor: Rosario J. Consiglio
  • Patent number: 5666289
    Abstract: A system for designing an integrated circuit with multiple functions is disclosed. The system creates a set of files defining a structure for a plurality of functions existing within one integrated circuit. Floorplanning modifications are then permissible within any functional block, as well as from one functional block to another since the files for each integrated circuit chip are reconfigureable upon modification. The subject invention also provides for floorplanning modifications involving multiple integrated circuit chips wherein any one functional block may be moved from one integrated circuit chip to another to achieve better optimization with less restrictions.
    Type: Grant
    Filed: November 23, 1992
    Date of Patent: September 9, 1997
    Assignee: LSI Logic Corporation
    Inventor: Daniel R. Watkins
  • Patent number: 5663967
    Abstract: A method and apparatus for isolating faults in an integrated circuit reduces time and effort to precisely locate such faults. A fault dictionary is developed, which is a record of the errors a circuit's modeled faults are expected to cause. The fault dictionary need only be generated once, and can be recalled for later testing of the same design. A failing circuit is subjected to test vectors and the erroneous outputs are logged, and then all failing scan test vectors are mapped into simulation scan patterns. Faults in the circuit are localized to a more narrowly defined area in which faults in the circuit may occur. If the area, even after localization, is too large, additional test patterns are developed and the device is subjected to another round of tests. The redefinition of test patterns is repeated until possible fault locations are sufficiently localized. The device is then probed to precisely locate the fault(s).
    Type: Grant
    Filed: October 19, 1995
    Date of Patent: September 2, 1997
    Assignee: LSI Logic Corporation
    Inventors: Grant A. Lindberg, Sharad Prasad, Kaushik De, Arun K. Gunda
  • Patent number: 5655496
    Abstract: An engine which employs a cam follower mechanism to reduce wear and reduce the size of an assembled engine. The cam follower mechanism utilizes guide rails located to reduce side thrust on the valve stem. The engine employs a high speed quill shaft to synchronize independent cam shafts existing in each of a plurality of interconnected engines. The engine is assembled using a single size fastener to provide a uniform stress gradient within the engine. The engines are interconnected utilizing O-ring seals. The engine provides a piston crown utilizing a connecting rod directly connected to the bottom surface of the piston crown. The piston crown is stabilized along the longitudinal cylinder axis by a rail guide. Connecting rods are provided which require less than one hundred eighty degrees (180.degree.) circumference of a crankshaft pin for support so that a plurality of connecting rods can be associated with a single crankshaft pin.
    Type: Grant
    Filed: February 10, 1995
    Date of Patent: August 12, 1997
    Assignee: Evestar Technologies, Inc.
    Inventor: Alex Pong
  • Patent number: 5644102
    Abstract: A technique is described for providing body coloration and colored indicia for indicating one or more characteristics of an integrated circuit device. Package body coloration is one source of information about device characteristics. Other indications relate to colored indicia. The colored indicia are relatively large and easily viewable from distances too great for printed text on the package body to be read comfortably. The indicia is (are) colored other than black or white. Among the visible indicia characteristics which can be used to convey information are: indicia color (or colors on multi-colored indicia), shape, size, orientation, and/or location. Among the various integrated circuit device characteristics which can be conveyed by the indicia characteristics are: device function, device speed, level of testing, degree of rad-hardness, location of reference pin, side, corner or surface, location and function of groups of pins carrying related signals, etc.
    Type: Grant
    Filed: March 1, 1994
    Date of Patent: July 1, 1997
    Assignee: LSI Logic Corporation
    Inventor: Michael D. Rostoker
  • Patent number: 5643835
    Abstract: A process of mounting a semiconductor device and leadframe to a printed circuit board are described. The device has a body, and a plurality of leads extending from the body. One or more alignment features are formed on the exterior of the package body, for maintaining precise alignment of the device with respect to a printed wiring board. The alignment feature is a tab formed as part of portion of the leadframe external to the package body. The tab may have various shapes, and may be provided with a hole for registering with a pin on an underlying substrate, such as a printed wiring board. The pin and the tab may be electrically connected.
    Type: Grant
    Filed: February 16, 1996
    Date of Patent: July 1, 1997
    Assignee: LSI Logic Corporation
    Inventors: Chok J. Chia, Seng-Sooi Lim
  • Patent number: 5644143
    Abstract: Various techniques for forming superconductive lines are described whereby superconductive lines can be formed by stamping, etching, polishing, or by rendering selected areas of a superconductive film (layer) non-superconductive. The superconductive material can be "perfected" (or optimized) after it is formed into lines (traces). In one embodiment, trenches are etched in a substrate, the trenches are filled with superconductive material, and any excess superconductive material overfilling the trenches is removed, such as by polishing. In another embodiment, superconductive lines are formed by rendering selected areas of a superconductive layer (i.e., areas other than the desired superconductive lines) non-superconductive by "damaging" the superconductive material by laser beam heating, or by ion implantation. Superconductive lines formed according to the invention can be used to protect semiconductor devices (e.g.
    Type: Grant
    Filed: May 30, 1995
    Date of Patent: July 1, 1997
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Mark Schneider, Nicholas F. Pasch, Abraham Yee, William C. Schneider
  • Patent number: 5643830
    Abstract: A technique for improving power distribution to an semiconductor die while simultaneously reducing thermally-induced mechanical stresses on bond pads in semiconductor device assemblies is accomplished by providing the signal-carrying bond pads in a collinear arrangement along an axis of the die, and providing power-carrying bond pads in an off-axis location. The on-axis configuration of signal-carrying bond pads minimizes lateral thermal displacements of the bond pads relative to the axis, which minimizes any longitudinal, compressive end displacements of leadframe fingers or bond wires, thereby minimizing thermally induced mechanical stresses of the bond pad interfaces to the die. The positioning of the power-carrying bond pads off-axis reduces the length of internal (to the die) wiring required to connect circuitry on the die to the power-carrying bond pads.
    Type: Grant
    Filed: January 23, 1995
    Date of Patent: July 1, 1997
    Assignee: LSI Logic Corporation
    Inventors: Michael D. Rostoker, Nicholas F. Pasch, Joe Zelayeta
  • Patent number: D382273
    Type: Grant
    Filed: March 8, 1996
    Date of Patent: August 12, 1997
    Inventor: James P. Fraser