Patents Represented by Attorney Lisa K. Jorgenson
  • Patent number: 7542045
    Abstract: An electronic system, an integrated circuit and a method for display are disclosed. The electronic system contains a first device, a memory and a video/audio compression/decompression device such as a decoder/encoder. The electronic system is configured to allow the first device and the video/audio compression/decompression device to share the memory. The electronic system may be included in a computer in which case the memory is a main memory. Memory access is accomplished by one or more memory interfaces, direct coupling of the memory to a bus, or direct coupling of the first device and decoder/encoder to a bus. An arbiter selectively provides access for the first device and/or the decoder/encoder to the memory. The arbiter may be monolithically integrated into a memory interface. The decoder may be a video decoder configured to comply with the MPEG-2 standard. The memory may store predicted images obtained from a preceding image.
    Type: Grant
    Filed: December 13, 2007
    Date of Patent: June 2, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Jefferson Eugene Owen, Raul Zegers Diaz, Osvaldo Colavin
  • Patent number: 7539244
    Abstract: A receiver includes a filter capable of receiving an input signal and generating an output signal. The filter provides a transfer function. The filter includes a first stage capable of adjusting a pole and a first zero of the transfer function. The filter also includes a second stage capable of adjusting a second zero of the transfer function. In addition, the filter includes a third stage capable of adjusting a third zero of the transfer function.
    Type: Grant
    Filed: September 29, 2004
    Date of Patent: May 26, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Krishna B. Thirunagari, Giorgio Mariani
  • Patent number: 7534719
    Abstract: A protective barrier layer, formed of a material such as titanium or titanium nitride for which removal by chemical mechanical polishing (CMP) is primarily mechanical rather than primarily chemical, formed on a conformal tungsten layer. During subsequent CMP to pattern the tungsten layer, upper topological regions of the protective barrier layer (such as those overlying interlevel dielectric regions) are removed first, exposing the tungsten under those regions to removal, while protective barrier layer regions over lower topological regions (such as openings within the interlevel dielectric) remain to prevent chemical attack of underlying tungsten. CMP patterned tungsten is thus substantially planar with the interlevel dielectric without dishing, even in large area tungsten structures such as MOS capacitor structures.
    Type: Grant
    Filed: April 9, 2008
    Date of Patent: May 19, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Charles R. Spinner, III, Rebecca A. Nickell, Todd H. Gandy
  • Patent number: 7534716
    Abstract: A system and method is disclosed for venting pressure from an integrated circuit package that is sealed with a lid. During a surface mount process for mounting a ball grid array integrated circuit package to a circuit board the application of heat (1) weakens the solder that seals a soldered lid, and (2) increases vapor pressure within the integrated circuit package. This may cause the soldered lid to move out of its soldered position. The present invention solves this problem by providing an integrated circuit with a solder mask that has a plurality of solder mask vents that form a plurality of vapor pressure vents through the solder. The vapor pressure vents prevent the occurrence of any increase in vapor pressure that would shift the soldered lid out of its soldered position. An alternate embodiment vents pressure through an epoxy layer that is used to attach a lid by epoxy.
    Type: Grant
    Filed: September 8, 2006
    Date of Patent: May 19, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Anthony M. Chiu, Tom Q. Lao
  • Patent number: 7533382
    Abstract: A hyperprocessor includes a control processor controlling tasks executed by a plurality of processor cores, each of which may include multiple execution units, or special hardware units. The control processor schedules tasks according to control threads for the tasks created during compilation and comprising a hardware context including register files, a program counter and status bits for the respective task. The tasks are dispatched to the processor cores or special hardware units for parallel, sequential, out-of-order or speculative execution. A universal register file contains data to be operated on by the task, and an interconnect couples at least the processor cores or special hardware units to each other and to the universal register file, allowing each node to communicate with any other node.
    Type: Grant
    Filed: October 30, 2002
    Date of Patent: May 12, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Faraydon O. Karim
  • Patent number: 7532445
    Abstract: A circuit for transient voltage clamping, the circuit being internal to a motor driver ASIC for a hard drive and including a power transistor for sinking a power supply voltage subjected to transient variation, a reference circuit for deriving a first reference voltage from a second reference voltage and the power supply voltage, and an amplifier circuit for receiving the first reference voltage as input and for driving the power transistor.
    Type: Grant
    Filed: December 14, 2001
    Date of Patent: May 12, 2009
    Assignee: STMicroelectronics Asia Pacific Pte Ltd.
    Inventors: Swarnali Rana, legal representative, Sakti Pada Rana
  • Patent number: 7525925
    Abstract: A system and method is disclosed for selecting an optimal transport format combination using progressive set reduction. A base station in a third generation wireless telecommunication system assigns a transport format combination set to user equipment (UE). The system and method of the invention selects a best-fit transport format combination (TFC) by progressively identifying TFC candidates in the transport format combination set that are not best-fit candidates in the UE. The system and method of the invention progressively reduces the complete TFC Set to a much smaller TFC Set to be searched through for the best-fit TFC at most times in the UE. This significantly reduces the search time in the UE. The non best-fit candidates are progressively deleted until only one TFC candidate remains. The sole remaining TFC candidate is the optimal best-fit TFC candidate.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: April 28, 2009
    Assignee: STMicroelectronics Asia Pacific Pte. Ltd.
    Inventor: Vijay N. Muthiah
  • Patent number: 7525350
    Abstract: A precise over-voltage comparator exhibits zero-waiting-current characteristics during normal working conditions. An NMOS transistor is used in conjunction with other circuit elements to regulate the over-voltage comparator. For normal power supply voltages, the comparator stays in standby status and does not consume quiescent current.
    Type: Grant
    Filed: July 31, 2007
    Date of Patent: April 28, 2009
    Assignee: Shenzhen STS Microelectronics Co., Ltd.
    Inventors: Ni Zeng, Gangqiang Zhang
  • Patent number: 7525455
    Abstract: An Nth-order shaping coder with multi-level quantization and dithered quantizer. The coder is inherently stable and produces a purely white quantization error spectrum. In one exemplary embodiment, the coder is first order, and an improved dither scheme is employed including applying a M-times (e.g., M=2) sample-and-hold to the dither sequence, effectively holding a constant dither for multiple clock cycles. This advantageously results in a reduction of instances where the quantizer jumps over two quantization intervals in one clock cycle without first passing through zero for one clock cycle. Methods for implementing the shaping coder are also disclosed.
    Type: Grant
    Filed: March 4, 2003
    Date of Patent: April 28, 2009
    Assignee: STMicroelectronics N.V.
    Inventor: Steven R. Norsworthy
  • Patent number: 7525380
    Abstract: A method for varying gain exponentially with respect to a control signal is provided. The method includes receiving a primary control signal. A secondary control signal is generated based on the primary control signal. The secondary control signal is provided to a variable gain amplifier and is operable to exponentially vary a gain for the variable gain amplifier with respect to the primary control signal.
    Type: Grant
    Filed: June 20, 2006
    Date of Patent: April 28, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Christopher Yong
  • Patent number: 7522663
    Abstract: A burst error limiting symbol detector system includes a symbol detector circuit responsive to a corrected sample signal for detecting multilevel or multidimensional symbols encoded in the corrected sample signal with reference to a plurality of associated thresholds. A feedback equalizer circuit provides a feedback equalizer signal for cancelling undesired distortion in an input signal. A summing circuit is responsive to the input signal and the feedback equalizer signal to provide the corrected sample signal to the symbol detector circuit. A feedback modification circuit is responsive to the corrected sample being within one of a plurality of valid symbol windows to feed back the detected symbol to the feedback equalizer and is responsive to the corrected sample being within one of plurality of marginal threshold windows to feed back a corresponding intermediate value to the feedback equalizer.
    Type: Grant
    Filed: March 10, 2005
    Date of Patent: April 21, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Richard William Koralek
  • Patent number: 7518324
    Abstract: Moderately accurate closed loop speed control of a universal motor is attained without the need for any type of speed sensor. Motor armature (across the brushes) voltage is sensed and supplied to a control circuit for processing along with sensed motor current and zero-crossing information. Integration of the motor armature voltage provides a value which is related to current motor speed. By adjusting the gating angle for triac actuation, the armature voltage integral can be maintained at a desired value associated with a desired motor speed. The sensed motor current is also integrated to provide a speed droop compensation value that is added to the desired value, and the gating angle for triac actuation is adjusted to move the armature voltage integral value to approach the summed value of the speed droop compensation value and desired value.
    Type: Grant
    Filed: January 3, 2007
    Date of Patent: April 14, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Dennis C. Nolan, Blake Carpenter
  • Patent number: 7515658
    Abstract: The range R of effective bits (those containing information) within the N bit output(s) from an inner modem is determined and employed to select the M soft bits passed to a channel decoder, thereby avoiding underflow or overflow degrading the channel decoder performance. The average and standard deviation of 1P values for a base-two logarithm of the N bit output are used to determine the range R of effective bits, with the N bits shifted and clipped based on the computed value of R so that the M most significant bits from that range R are passed to the channel decoder.
    Type: Grant
    Filed: June 29, 2004
    Date of Patent: April 7, 2009
    Assignee: STMicroelectronics Asia Pacific Pte. Ltd.
    Inventors: Karthik Muralidhar, Christopher Anthony Aldridge, Ser Wah Oh
  • Patent number: 7514714
    Abstract: A thin film power transistor includes a plurality of first doped regions over a substrate and a second doped region forming a body. At least a portion of the body is disposed between the plurality of first doped regions. The thin film power transistor also includes a gate over the substrate. The thin film power transistor further includes a dielectric layer, at least a portion of which is disposed between (i) the gate and (ii) the first and second doped regions. In addition, the thin film power transistor includes a plurality of contacts contacting the plurality of first doped regions, where the plurality of first doped regions forms a source and a drain of the thin film power transistor. The first doped regions could represent n-type regions (such as N? regions), and the second doped region could represent a p-type region (such as a P? region). The first doped regions could also represent p-type regions, and the second doped region could represent an n-type region.
    Type: Grant
    Filed: February 16, 2006
    Date of Patent: April 7, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Ming Fang, Fuchao Wang
  • Patent number: 7504870
    Abstract: A power-on reset circuit. The power-on reset circuit includes a switch, a current source coupled between a first potential and a switch first contact; a resistive device having a resistive-device first contact coupled to the first potential; a first module coupled between a second potential and a switch second contact; a second module coupled between the second potential and resistive-device second contact; and an inverter having an inverter input coupled to the resistive-device second contact. Current through the second module mirrors current through the first module. If a first mirrored potential of the second potential present on a switch control contact is greater than a preselected value, the switch first contact is coupled to the switch second contact. Otherwise, the switch first contact is decoupled from the switch second contact.
    Type: Grant
    Filed: April 4, 2007
    Date of Patent: March 17, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: David McClure, Robert Mikyska
  • Patent number: 7495199
    Abstract: A radiometer sensor includes a target plate and a micro-mechanical spring which supports the target plate above a base support. This construction allows for displacement of the target plate in a direction perpendicular to the base support in response to radiation which is received by a top surface of the target plate. The sensor is enclosed within a housing that defines a sealed interior chamber within which a vacuum has been drawn. The target plate preferably is non-deformable in response to received radiation. Capacitive or piezoelectric sensors are provided to detect the displacement of the target plate, and the measured displacement is correlated to determine a received radiation level. Radiometer sensor output signals are quantized and signal processed so as to make a radiation level determination.
    Type: Grant
    Filed: February 10, 2006
    Date of Patent: February 24, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Patrick Jankowiak
  • Patent number: 7496734
    Abstract: There is disclosed a data processor comprising 1) a register stack comprising a plurality of architectural registers that stores operands required by instructions executed by the data processor; 2) an instruction execution pipeline comprising N processing stages, where each processing stage performs one of a plurality of execution steps associated with a pending instruction being executed by the instruction execution pipeline; and 3) at least one mapping register associated with at least one of the N processing stages, wherein the at least one mapping register stores mapping data that may be used to determine a physical register associated with an architectural stack register accessed by the pending instruction.
    Type: Grant
    Filed: April 28, 2000
    Date of Patent: February 24, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: Nicholas J. Richardson, Lun Bin Huang
  • Patent number: 7496720
    Abstract: A micro-controller is connected between a hardware-based adaptive differential pulse code modulation (ADPCM) decoder and a read only memory (ROM) storing both micro-controller programming instructions and ADPCM encoded source file data. A micro-controller architecture implements time multiplexed ROM addressing driven by a two phase clock signal. In an instruction phase, a program counter supplies ROM address(es) for retrieving micro-controller programming instructions. In a decoder phase, an address counter supplies ROM address(es) for retrieving portions of the ADPCM encoded source file data. ADPCM encoded source file data extracted from the ROM in the decoder phase of the clock signal is delivered to the decoder for processing during the subsequent instruction phase of the clock signal. The selection between program counter and address counter supplied addresses for application to the ROM is made by a two phase clock signal driven multiplexer.
    Type: Grant
    Filed: March 2, 2007
    Date of Patent: February 24, 2009
    Assignee: Shenzhen STS Microelectronics Co. Ltd.
    Inventor: Lijun Tian
  • Patent number: 7495526
    Abstract: An apparatus and method is provided that reduces the propagation delay in a conductor carrying an electrical signal from a first area of a circuit to a second area of the circuit. The conductor is fabricated to include a first conductor extending from the first area to the second area. The conductor also includes a second conductor extending substantially parallel and along the first conductor and electrically connected to the first conductor. A third and additional conductors may also be used which extend substantially parallel and along the first conductor and are electrically connected to the first conductor. The additional second conductor (and any additional conductors) reduces the capacitance of the conductor thereby reducing the propagation delay in the conductor (increasing the speed of the signal). The additional conductor(s) effectively “shield” the first conductor from some capacitance that the first conductor would normally “see” without the use of such additional conductors.
    Type: Grant
    Filed: November 23, 2004
    Date of Patent: February 24, 2009
    Assignee: STMicroelectronics, Inc.
    Inventors: James Brady, Duane Giles Laurent
  • Patent number: 7496162
    Abstract: In a communication receiver having a variable gain amplifier and an automatic gain controller, the automatic gain controller is operable to measure values of a system performance parameter indicative of the performance of the communication system, determine a statistical value of the system performance parameter, and adjust the variable gain of the amplifier in response to the statistical value to maintain the statistical value in a control range.
    Type: Grant
    Filed: November 30, 2004
    Date of Patent: February 24, 2009
    Assignee: STMicroelectronics, Inc.
    Inventor: Steven F. Srebranig