Patents Represented by Attorney Parsons Hsue & de Runtz LLP
  • Patent number: 7170802
    Abstract: A non-volatile memory wherein bad columns in the array of memory cells can be removed. Substitute redundant columns can replace the removed columns. Both of these processes are performed on the memory in a manner that is externally transparent and, consequently, need not be managed externally by the host or controller to which the memory is attached. The bad column can be maintained on the memory. At power up, the list of bad columns is used to fuse out the bad columns. The memory may also contain a number of redundant columns that can be used to replace the bad columns.
    Type: Grant
    Filed: December 31, 2003
    Date of Patent: January 30, 2007
    Assignee: SanDisk Corporation
    Inventors: Raul-Adrian Cernea, Yan Li
  • Patent number: 7170786
    Abstract: A NAND flash memory structure with a wordline or control gate that provides shielding from Yupin effect errors and generally from potentials in adjacent strings undergoing programming operations with significant variations in potential.
    Type: Grant
    Filed: March 21, 2005
    Date of Patent: January 30, 2007
    Assignee: SanDisk Corporation
    Inventors: Henry Chien, Yupin Fong
  • Patent number: 7170782
    Abstract: An improved flash EEPROM memory-based storage subsystem includes one or more flash memory arrays, each with three data registers and a controller circuit. During a flash program operation, one data register is used to control the program operation, a second register is used to hold the target data value, and a third register is used to load the next sector's data. Subsequent to a flash program operation, a sector's data are read from a flash array into the first data register and compared to the target data stored in the second register. When the data is verified good, the data from the third register is copied into the first and second registers for the next program operation. This creates an improved performance system that doesn't suffer data transfer latency during program operations that require data verification after the program operation is complete. Alternate embodiments perform the comparison using two register implementations and a single register implementations.
    Type: Grant
    Filed: May 9, 2005
    Date of Patent: January 30, 2007
    Assignee: SanDisk Corporation
    Inventors: Kevin M. Conley, Daniel C. Guterman, Carlos J. Gonzalez
  • Patent number: 7170131
    Abstract: Floating gate structures are disclosed which have a base field coupled with the substrate and a narrow projection extending from the base away from the substrate. In one form, surfaces of a relatively large projection provide an increased surface area for a control gate that wraps around it, thereby increasing the coupling between the two. In another form, an erase gate wraps around a relatively small projection in order to take advantage of sharp edges of the projection to promote tunneling of electrons from the floating to the erase gate. In each case, the control or floating gate is positioned within the area of the floating gate in one direction, thereby not requiring additional substrate area for such memory cells.
    Type: Grant
    Filed: May 18, 2005
    Date of Patent: January 30, 2007
    Assignee: SanDisk Corporation
    Inventor: Jack H. Yuan
  • Patent number: 7170781
    Abstract: A multibit-per-cell non-volatile memory divides the suitable threshold voltages of memory cells into ranges corresponding to allowed states for storage of data and ranges corresponding to forbidden zones indicating a data error. A read process in accordance automatically checks whether a threshold voltage is in a forbidden zone. In an alternative embodiment, a refresh process includes reprogramming the threshold voltage into an allowed state. In the case of a flash memory, a refresh reads a sector of the memory and saves corrected data from the sector in a buffer or another sector. The corrected data from the buffer or other sector can be written back in the original sector, or the corrected data can be left in the other sector with addresses of the original sector being mapped to the other sector.
    Type: Grant
    Filed: April 7, 2005
    Date of Patent: January 30, 2007
    Assignee: SanDisk Corporation
    Inventors: Hock C. So, Sau C. Wong
  • Patent number: 7169640
    Abstract: A card manufacturing technique and the resulting card are provided. The card has a ground and/or power layer extending to the edges of a circuit board for electrostatic discharge protection but also has gaps at the edge of the ground and/or power layer to avoid short circuiting with conductive segments of another layer deformed when the card is trimmed during manufacture.
    Type: Grant
    Filed: November 12, 2004
    Date of Patent: January 30, 2007
    Assignee: SanDisk Corporation
    Inventor: Robert F. Wallace
  • Patent number: 7170784
    Abstract: Source line bias is an error introduced by a non-zero resistance in the ground loop of the read/write circuits. During sensing the source of a memory cell is erroneously biased by a voltage drop across the resistance and results in errors in the applied control gate and drain voltages. This error is minimized when the applied control gate and drain voltages have their reference point located as close as possible to the sources of the memory cells. In one preferred embodiment, the reference point is located at a node where the source control signal is applied. When a memory array is organized in pages of memory cells that are sensed in parallel, with the sources in each page coupled to a page source line, the reference point is selected to be at the page source line of a selected page via a multiplexor.
    Type: Grant
    Filed: April 1, 2005
    Date of Patent: January 30, 2007
    Assignee: SanDisk Corporation
    Inventors: Raul-Adrian Cernea, Siu Lung Chan
  • Patent number: 7171513
    Abstract: A non-volatile memory system, such as a flash EEPROM system, is disclosed to be divided into a plurality of blocks and each of the blocks into one or more pages, with sectors of data being stored therein that are of a different size than either the pages or blocks. One specific technique packs more sectors into a block than pages provided for that block. Error correction codes and other attribute data for a number of user data sectors are preferably stored together in different pages and blocks than the user data.
    Type: Grant
    Filed: December 3, 2003
    Date of Patent: January 30, 2007
    Assignee: SanDisk Corporation
    Inventors: Carlos Gonzalez, Kevin M. Conley, Eliyahou Harari
  • Patent number: 7167041
    Abstract: A voltage buffer for capacitive loads isolates the load from the feedback loop. Using a variation of a follower arrangement, a second transistor outside of the feedback loop introduced. The current to the load is supplied through the second transistor, which is connected to have the same control gate level as the transistor in the feedback loop and provide an output voltage based on the reference input voltage. The output voltage is dependent upon the input voltage, but the load is removed from the feedback loop. By removing the load from the feedback loop, the loop is stabilized with only a very small or no compensating capacitor, allowing the quiescent current of the buffer to be reduced and the settling time to be improved. One preferred use of the present invention is to drive the data storage elements of a non-volatile memory.
    Type: Grant
    Filed: September 12, 2005
    Date of Patent: January 23, 2007
    Assignee: SanDisk Corporation
    Inventor: Shahzad Khalid
  • Patent number: 7167816
    Abstract: A computer system and method for performing a finite element analysis to determine the final dimensions of an object comprising automatically switching from an Eulerian formulation to a Lagrangian formulation during the analysis.
    Type: Grant
    Filed: February 22, 2002
    Date of Patent: January 23, 2007
    Assignee: Livermore Software Technology Corporation
    Inventor: Lars Olovsson
  • Patent number: 7165137
    Abstract: A system for booting a microprocessor controlled system wherein a basic interface between the processor and peripheral devices is copied from an application and file storage device into random access memory without usage of the microprocessor or need for a non-volatile code storage device.
    Type: Grant
    Filed: August 6, 2001
    Date of Patent: January 16, 2007
    Assignee: SanDisk Corporation
    Inventors: Robert Chang, Jong Guo, Farshid Sabet-Sharghi
  • Patent number: 7161833
    Abstract: A low voltage of the order of or one to three volts instead of an intermediate VPASS voltage (e.g. of the order of five to ten volts) is applied to word line zero immediately adjacent to the source or drain side select gate of a NAND flash device to reduce or prevent the shifting of threshold voltage of the memory cells coupled to word line zero during the programming cycles of the different cells of the NAND strings. This may be implemented in any one of a variety of different self boosting schemes including erased areas self boosting and local self boosting schemes. In a modified erased area self boosting scheme, low voltages are applied to two or more word lines on the source side of the selected word line to reduce band-to-band tunneling and to improve the isolation between two boosted channel regions.
    Type: Grant
    Filed: February 6, 2004
    Date of Patent: January 9, 2007
    Assignee: SanDisk Corporation
    Inventor: Gerrit Jan Hemink
  • Patent number: 7160813
    Abstract: A method is disclosed for removing a polysilicon layer from a semiconductor wafer, in which a downstream plasma source is used first to planarize the wafer, removing contours in the polysilicon layer caused by deposition over lithographic features, such as via holes. The planarizing process is followed by exposure to a plasma made by a direct, radio frequency plasma source, which may be in combination with the downstream plasma source, to perform the bulk etching of the polysilicon. The invention can produce planar surface topography after the top layer of the film is removed, in which the residual recess height of the polysilicon plug filling a via hole is less than about about 10 nm.
    Type: Grant
    Filed: November 12, 2002
    Date of Patent: January 9, 2007
    Assignee: Novellus Systems, Inc.
    Inventors: Cindy W. Chen, Eddie Chiu, Mavis J. Chaboya, Yuh-Jia Su
  • Patent number: 7162569
    Abstract: The present invention allows for an increase in programming parallelism in a non-volatile memory system without incurring additional data transfer latency. Data is transferred from a controller to a first memory chip and a programming operation is caused to begin. While that first memory chip is busy performing that program operation, data is transferred from the controller to a second memory chip and a programming operation is caused to begin in that chip. Data transfer can begin to the first memory chip again once it has completed its programming operation even though the second chip is still busy performing its program operation. In this manner high parallelism of programming operation is achieved without incurring the latency cost of performing the additional data transfers.
    Type: Grant
    Filed: February 14, 2005
    Date of Patent: January 9, 2007
    Assignee: SanDisk Corporation
    Inventors: Kevin M. Conley, Yoram Cedar
  • Patent number: 7158421
    Abstract: A non-volatile memory device includes circuitry for governing a multi-phase programming process in a non-volatile memory. The exemplary embodiment uses a quick pass write technique where a single programming pass is used, but the biasing of the selected memory cells is altered to slow programming as the memory cells approach their target values by raising the voltage level of the channels of the selected memory cells. A principle aspect of the present invention introduces a latch associated with the read/write circuitry connectable to each selected memory cell along a corresponding bit line for the storage of the result of the verify at this lower level.
    Type: Grant
    Filed: April 1, 2005
    Date of Patent: January 2, 2007
    Assignee: SanDisk Corporation
    Inventors: Yan Li, Raul-Adrian Cernea
  • Patent number: 7156924
    Abstract: A highly dynamic heating and/or chilling chamber for processing semiconductor wafers. The chamber has uniform heat and gas flow distribution in order to minimize the temperature gradient at different points of the wafer.
    Type: Grant
    Filed: July 15, 2003
    Date of Patent: January 2, 2007
    Assignee: SensArray Corporation
    Inventor: Wayne Glenn Renken
  • Patent number: 7158409
    Abstract: An array of memory cells of an integrated circuit are organized so metal bitlines are segmented. The memory cells may be nonvolatile memory cells such as floating gate, Flash, EEPROM, and EPROM cells. The bitlines for the memory cells are strapped to metal, and the metal bitline is segmented. The individual segments may be selectively connected to voltages as desired to allow configuring (e.g., programming) or reading of the memory cells. The programming voltage may be a high voltage, above the VCC of the integrated circuit. By dividing the metal bitlines into segments, this reduces noise between bitlines and improve the performance and reliability, and reduce power consumption because the parasitic capacitances are reduced compared to a long metal bitline (i.e., where all the segments are connected together and operated as one).
    Type: Grant
    Filed: June 13, 2005
    Date of Patent: January 2, 2007
    Assignee: SanDisk Corporation
    Inventor: Raul Adrian Cernea
  • Patent number: 7155087
    Abstract: We introduce a mechanically tunable photonic crystal structure consisting of coupled photonic crystal slabs. Using both analytic theory, and first-principles finite-difference time-domain simulations, we demonstrate that the transmission and reflection coefficients for light normally incident upon such structures can be highly sensitive to nano-scale variations in the spacing between the slabs. Moreover, by specifically configuring the photonic crystal structures, the high sensitivity can be preserved in spite of significant fabrication-related disorders. We expect such a structure to play important roles in micro-mechanically tunable optical sensors and filters.
    Type: Grant
    Filed: October 8, 2003
    Date of Patent: December 26, 2006
    Assignee: The Board of Trustees of the Leland Stanford Junior University
    Inventors: Wonjoo Suh, Mehmet Fatih Yanik, Olav Solgaard, Shanhui Fan
  • Patent number: D534167
    Type: Grant
    Filed: December 14, 2005
    Date of Patent: December 26, 2006
    Assignee: SanDisk Corporation
    Inventors: Dan Harkabi, Gidon Elazar, Nehemiah Weingarten, Josef Guy Hefetz, Elisha Avraham Tal
  • Patent number: D535297
    Type: Grant
    Filed: April 16, 2004
    Date of Patent: January 16, 2007
    Assignee: SanDisk Corporation
    Inventors: Edwin J. Cuellar, Eliyahou Harari, Robert C. Miller, Hem P. Takiar, Robert F. Wallace