Patents Assigned to Interconnect Technology Inc.
  • Patent number: 8502082
    Abstract: A circuitized substrate in which three conductive layers (e.g., electroplated copper foil) are bonded (e.g., laminated) to two dielectric layers. Each of the foil surfaces which physically bond to a respective dielectric layer are smooth (e.g., preferably by chemical processing) and may include a thin, organic layer thereon. One of the conductive layers may function as a ground or voltage (power) plane while the other two may function as signal planes with a plurality of individual signal lines as part thereof. An electrical assembly and an information handling system utilizing such a circuitized substrate are also provided, as is a method of making the substrate.
    Type: Grant
    Filed: August 31, 2005
    Date of Patent: August 6, 2013
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Benson Chan, John M. Lauffer
  • Patent number: 8499445
    Abstract: Printed conductive lines and a method of preparing them using polymer nanocomposites with low resistivity and high current carrying capacity. Plasma treatment selectively removes polymers/organics from nanocomposites. Subsequent selective metal is deposited on top of the exposed metal surface of the printed conductive lines in order to improve current carrying capacity of the conductive printed lines. The printed conductive lines use a conductive ink or printing process and are then cured thermally and/or by a lamination process. Next, the printed conductive lines are treated with the plasma for 5-15 minutes in order to remove organics. E-less copper (Cu) is selectively deposited only at the conducting particle surface of the printed conductive lines. If desired, e-less gold, silver, tin, or tin-lead can be deposited on top of the e-less Cu.
    Type: Grant
    Filed: July 18, 2011
    Date of Patent: August 6, 2013
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Rabindra N. Das, Frank D. Egitto, Voya R. Markovich
  • Patent number: 8491199
    Abstract: A fiber optic socket contact includes a socket contact body and a capped sleeve containing a spring and a retention clip that engages a socket contact body. A fiber optic pin contact includes a pin contact body. One optical fiber is gripped by the socket contact body and another optical fiber is gripped by the pin contact body. When connector housings holding the fiber optic socket contact and the fiber optic pin contact are connected together, the fiber optic pin contact enters the capped sleeve which aligns the fiber optic pin contact with the fiber optic socket contact. The spring applies a force to keep the optical fibers pressed together. In preferred arrangements the fiber optic socket contact and the fiber optic pin contact have outer dimensions that substantially match outer dimensions specified for electrical socket and pin contacts.
    Type: Grant
    Filed: July 20, 2011
    Date of Patent: July 23, 2013
    Assignee: Carlisle Interconnect Technologies, Inc.
    Inventor: Phong Dang
  • Patent number: 8493173
    Abstract: A method of forming a buried resistor within a cavity for use in electronic packages using two glass impregnated dielectric layers, one with a clearance hole, the second with a resistor core, the clearance hole being placed over the resistor core and the assembly fusion bonded. The space remaining around the resistor core is filled with a soldermask material and the assembly is coated with metal. Thru-holes are drilled, cleaned, and plated and then the metal coating is etched and partially removed. The soldermask is then removed and a layer of gold plating is applied to the exposed metal surfaces. The use of glass impregnated dielectric layers and fusion bonding eliminates the fluorinated ethylene propylene resin (FEP) bleed problem associated with previous buried resistor cavity assemblies.
    Type: Grant
    Filed: April 8, 2011
    Date of Patent: July 23, 2013
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Ashwinkumar C. Bhatt, Norman A. Card, Charles Buchter
  • Patent number: 8449317
    Abstract: A connector such as an electrical connector for a data cable assembly, preferably includes a frontshell mechanically fastened to a backshell with a gasket secured between. Mechanical fasteners apply force to the gasket and deform the gasket which forms a moisture ingress resistant seal between the frontshell and the backshell. A second moisture ingress resistant seal is formed over a strain relief that includes external grooves. An adhesive-lined heat-shrink tube mechanically grips the strain relief when heat is applied and the heat-shrink tube shrinks. The adhesive-lined heat-shrink tube also forms O-ring like seals in the grooves when heat is applied and the adhesive melts then re-solidifies in the grooves.
    Type: Grant
    Filed: December 17, 2010
    Date of Patent: May 28, 2013
    Assignee: Carlisle Interconnect Technologies, Inc.
    Inventor: Phong Dang
  • Patent number: 8445094
    Abstract: A circuitized substrate which includes at least one circuit layer and at least one substantially solid dielectric layer comprised of a dielectric composition which includes a cured resin material and a predetermined percentage by weight of particulate fillers, but not including continuous or semi-continuous fibers as part thereof.
    Type: Grant
    Filed: September 6, 2007
    Date of Patent: May 21, 2013
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Robert Japp, Kostas Papathomas
  • Patent number: 8446707
    Abstract: A low loss capacitance and low loss insulating dielectric material consisting of a thermosetting resin, thermoplastic resin, a cross-linker, and containing a quantity of ferroelectric ceramic nano-particles of barium titanate within. The combined low loss insulating dielectric layer and a low loss capacitive layer resulting from the material allows one continuous layer that can form internal capacitors and permit the modifying the dielectric thickness between signal layers for impedance matching within a layer of substrate. More significantly, the applied layer of low loss capacitive materials can simultaneously act as a capacitor as well as a dielectric for separation of signal layers.
    Type: Grant
    Filed: October 10, 2011
    Date of Patent: May 21, 2013
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Rabindra N. Das, Konstantinos I. Papathomas, Voya R. Markovich, James J. McNamara
  • Patent number: 8405229
    Abstract: An electronic package for interconnecting a high density pattern of conductors of an electronic device (e.g., semiconductor chip) of the package and a less dense pattern of conductors on a circuitized substrate (e.g., PCB), the package including in one embodiment but a single thin dielectric layer (e.g., Kapton) with a high density pattern of openings therein and a circuit pattern on an opposing surface which includes both a high density pattern of conductors and a less dense pattern of conductors. Conductive members are positioned in the openings to electrically interconnect conductors of the electronic device to conductors of the circuitized substrate when the package is positioned thereon. In another embodiment, the interposer includes a second dielectric layer bonded to the first, with conductive members extending through the second layer to connect to the less dense pattern of circuitized substrate conductors.
    Type: Grant
    Filed: November 30, 2009
    Date of Patent: March 26, 2013
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Timothy Antesberger, Frank D. Egitto, Voya R. Markovich, William E. Wilson
  • Publication number: 20130033671
    Abstract: A method of conditioning a liquid crystal polymer (LCP) substrate for enhanced surface adhesion accomplished by exposing an LCP substrate to oxygen plasma. The plasma will chemically alter and modify the LCP substrate surface to promote increased adhesion of metal and subsequent LCP layers during lamination. Lamination is accomplished while dwelling under the melt temperature of the LCP substrate itself. A further method is disclosed of detecting impurities modified or deposited onto the LCP surface during plasma treatment.
    Type: Application
    Filed: August 4, 2011
    Publication date: February 7, 2013
    Applicant: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
    Inventors: Mark Schadt, Frank D. Egitto, Luis J. Matienzo
  • Publication number: 20130033827
    Abstract: A multilayer capable electrically conductive adhesive (ECA) mixture for connecting multilevel Z-axis interconnects and a method of forming the ECA for connecting multilevel Z-axis interconnects. The multilayer capable ECA contains a mixture of constituent components that allow the paste to be adapted to specific requirements wherein the method of making a circuitized substrate assembly in which two or more subassemblies having potentially disparate coefficients of thermal expansion (CTE) are aligned and Z-axis interconnection are created during bonding. The metallurgies of the conductors, and those of a multilayer capable conductive paste, are effectively mixed and the flowable interim dielectric used between the mating subassemblies flows to engage and surround the conductor coupling.
    Type: Application
    Filed: August 5, 2011
    Publication date: February 7, 2013
    Applicant: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
    Inventors: Rabindra N. Das, Voya R. Markovich, John M. Lauffer, Roy H. Magnuson, Konstantinos I. Papathomas, Benson Chan
  • Publication number: 20130025839
    Abstract: An organic substrate capable of providing effective heat transfer through its entire thickness by the use of parallel, linear common thermally conductive openings that extend through the substrate, the substrate having thin dielectric layers bonded together to form an integral substrate structure. The structure is adapted for assisting in providing cooling of high temperature electrical components on one side by effectively transferring heat from the components to a cooling structure positioned on an opposing side. Methods of making the substrate are also provided, as is an electrical assembly including the substrate, component and cooling structure.
    Type: Application
    Filed: July 25, 2011
    Publication date: January 31, 2013
    Applicant: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
    Inventors: Frank Egitto, Voya R. Markovich, Varaprasad V. Calmidi, Timothy Antesberger, William E. Wilson
  • Patent number: 8354650
    Abstract: A radiation detection and counting system (2) includes a radiation detector element (5) for outputting a signal related to an energy of a radiation event received thereby and an amplifier (8) for amplifying the signal output by the detector element (5). A gain equalization circuit (10) adjusts the gain of the amplified output signal and a plurality of comparators (12) compare the gain adjusted amplified output signal to a like plurality of different valued threshold signals that are independently adjustable of each other A plurality of counters (20) is operative whereupon only the counter associated with the one comparator (12) that changes state in response to the peak of the gain adjusted amplified output signal exceeding the value of the trigger threshold signal thereof is incremented. A storage (24) stores the incremented value of each counter (20) accumulated over a sample time interval and data output logic circuit (26) transfers the stored accumulated counts out of the storage.
    Type: Grant
    Filed: March 22, 2007
    Date of Patent: January 15, 2013
    Assignees: Endicott Interconnect Technologies, Inc., Brookhaven Science Associates, LLC
    Inventors: Joseph Grosholz, Jr., Paul O'Connor, Gianluigi Degeronimo
  • Patent number: 8299371
    Abstract: A circuitized substrate and method of making same in which quantities of thru-holes are formed within a dielectric interposer layer. The substrate includes two printed circuit board (PCB) layers bonded to opposing sides of the interposer with electrically conductive features of each PCB aligned with the interposer thru-holes. Resistive paste is positioned on the conductive features located adjacent the thru-holes to form controlled electrically resistive connections between conductive features of the two PCBs. A circuitized substrate assembly and method of making same are also disclosed.
    Type: Grant
    Filed: December 20, 2010
    Date of Patent: October 30, 2012
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Rabindra N. Das, John M. Lauffer, Voya R. Markovich, James J. McNamara, Jr.
  • Patent number: 8288857
    Abstract: A tamper-resistant microchip package contains fluid- or nanofluid-filled capsules, channels, or reservoirs, wherein the fluids, either alone or in combination, can destroy circuitry by etching, sintering, or thermally destructing when reverse engineering of the device is attempted. The fluids are released when the fluid-filled cavities are cut away for detailed inspection of the microchip. Nanofluids may be used for the sintering process, and also to increase the thermal conductivity of the fluid for die thermal management. Through-vias and micro vias may be incorporated into the design to increase circuitry destruction efficacy by improving fluid/chip contact. Thermal interface materials may also be utilized to facilitate chip cooling.
    Type: Grant
    Filed: September 17, 2010
    Date of Patent: October 16, 2012
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Rabindra N. Das, Voya R. Markovich, James J. McNamara, Jr., Mark D. Poliks
  • Patent number: 8288266
    Abstract: A method of making a circuitized substrate in which the substrate includes circuit elements having exposed surfaces defined by two thin layers of permanent photoimaged solder mask material which are applied through fine mesh screens. The use of two thin layers assures effective coverage of the material to precisely expose the desired surfaces in high-density circuit patterns. A circuitized substrate assembly and an information handling system adapted for having one or more such assemblies therein are also provided.
    Type: Grant
    Filed: August 8, 2006
    Date of Patent: October 16, 2012
    Assignee: Endicott Interconnect Technologies, Inc.
    Inventors: Norman A. Card, Richard A. Day, John J. Konrad
  • Publication number: 20120256722
    Abstract: A method of forming a buried resistor within a cavity for use in electronic packages using two glass impregnated dielectric layers, one with a clearance hole, the second with a resistor core, the clearance hole being placed over the resistor core and the assembly fusion bonded. The space remaining around the resistor core is filled with a soldermask material and the assembly is coated with metal. Thru-holes are drilled, cleaned, and plated and then the metal coating is etched and partially removed. The soldermask is then removed and a layer of gold plating is applied to the exposed metal surfaces. The use of glass impregnated dielectric layers and fusion bonding eliminates the fluorinated ethylene propylene resin (FEP) bleed problem associated with previous buried resistor cavity assemblies.
    Type: Application
    Filed: April 8, 2011
    Publication date: October 11, 2012
    Applicant: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
    Inventors: Ashwinkumar C. Bhatt, Norman A. Card, Charles Buchter
  • Publication number: 20120257343
    Abstract: A method of forming a circuitized substrate for use in electronic packages. A substrate layer is provided that has a copper pad on a surface. A conductive seed layer and a photoresist layer are placed on the surface. The photoresist is developed and conductive material is placed within the developed features and a second conductive material placed on the first conductive material. The photoresist and conductive seed layer are removed to leave a micro-pillar array. The joining and lamination of two circuitized substrate layers utilizes the micro-pillar array for the electrical connection of the circuitized substrate layers.
    Type: Application
    Filed: April 8, 2011
    Publication date: October 11, 2012
    Applicant: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
    Inventors: Rabindra N. Das, Konstantinos I. Papathomas, Mark D. Poliks, Voya R. Markovich
  • Publication number: 20120260063
    Abstract: A detachable, logic leaf module having dendritic projections on a surface is connected to a recessed area on the surface of a cluster interface board. The projections are used for electrically connecting the logic module device to the cluster interface board or the like, the projections on the surface of the logic leaf being flexibly and conductively wired to the receiving area on the surface of the cluster interface board. The logic leaf connector is removable without the need for solder softening thermal cycles or special tools, and permits the simple removal or replacement of an individual leaf at any time.
    Type: Application
    Filed: April 8, 2011
    Publication date: October 11, 2012
    Applicant: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
    Inventors: Voya R. Markovich, How T. Lin, Benson Chan, Frank D. Egitto
  • Publication number: 20120247822
    Abstract: A substrate for use in a laminated chip carrier (LCC) and a system in package (SiP) device having a coreless buildup layer and at least one metal and at least one dielectric layer. The coreless buildup dielectric layers can include thermoset and thermoplastic resin.
    Type: Application
    Filed: March 28, 2011
    Publication date: October 4, 2012
    Applicant: Endicott Interconnect Technologies, Inc.
    Inventors: James W. Fuller, JR., Jeffrey Knight, Voya R. Markovich, Kostas I. Papathomas
  • Publication number: 20120243155
    Abstract: A method of forming a circuitized substrate utilizing a conductive nub structure for enhanced interconnection integrity by using a joining core layer with copper outer layer on it, and forming thru-holes in the joining layer. Placing conductive adhesive in the thru-hole prior to removing the copper outer layers from the joining core layer creates an adhesive bump on joining core layer that engages a conductive secondary metal nub placed on the circuitized substrate-to-joining layer contact points, thus creating an enhanced connection between the layers.
    Type: Application
    Filed: January 20, 2011
    Publication date: September 27, 2012
    Applicant: ENDICOTT INTERCONNECT TECHNOLOGIES, INC.
    Inventors: Luis J. Matienzo, Norman A. Card, Daniel C. VanHart, John J. Konrad, Frank D. Egitto, Rabindra N. Das