Patents Assigned to Marvell Asia PTE, Ltd.
  • Patent number: 11927932
    Abstract: A system includes a power profile engine, a power measurement engine, and a power throttling signal generator. The power profile engine receives a desired power profile, e.g., a first profile current average associated with a first time duration and a second profile current average associated with a second time duration. The power measurement engine measures current being drawn and generates a first running average for the measured currents for the first time duration and generates a second running average for the measured currents for the second time duration. The power throttling signal generator generates a first power throttling signal to throttle power in response to the first running average for the measured currents being greater than the first profile current average and generates a second power throttling signal to throttle power in response to the second running average for the measured currents being greater than the second profile current average.
    Type: Grant
    Filed: March 20, 2023
    Date of Patent: March 12, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Avinash Sodani, Ramacharan Sundararaman, James Eldredge, Richard Taylor
  • Patent number: 11927612
    Abstract: A circuit detects a voltage droop exhibited by a power supply. A first signal delay line outputs a first delayed signal, and is comprised of delay elements having a first threshold voltage. A second delay line outputs a second delayed signal, and is comprised of delay elements having a second threshold voltage that is higher than the first threshold voltage. A phase detector compares the first and second delayed signals and outputs a comparison signal indicating which of the first and second signal delay lines exhibits a shorter delay. A reset circuit resets the first and second signal delay lines in response to the comparison signal, and a clock controller outputs a command to adjust a clock frequency or engage in other mitigation measures based on the comparison signal.
    Type: Grant
    Filed: October 19, 2022
    Date of Patent: March 12, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Ernest Knoll, Omer Yassur
  • Patent number: 11929940
    Abstract: A circuit and corresponding method perform resource arbitration. The circuit comprises a pending arbiter (PA) that outputs a PA selection for accessing a resource. The PA is selection based on PA input. The PA input represents respective pending-state of requesters of the resource. The circuit further comprises a valid arbiter (VA) that outputs a VA selection for accessing the resource. The VA selection is based on VA input. The VA input represents respective valid-state of the requesters. The circuit performs a validity check on the PA selection output. The circuit outputs a final selection for accessing the resource by selecting, based on the validity check performed, the PA selection output or VA selection output. The circuit addresses arbitration fairness issues that may result when multiple requesters are arbitrating to be selected for access to a shared resource and such requesters require a credit (token) to be eligible for arbitration.
    Type: Grant
    Filed: September 14, 2022
    Date of Patent: March 12, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Joseph Featherston, Aadeetya Shreedhar
  • Patent number: 11928019
    Abstract: A first serial management interface device includes one or more input/output pins and a controller coupled to the one or more input/output pins. The controller receives a first frame from a second serial management interface device via a first input/output pin and generates a first error code based on the first frame received from the second serial management interface device. The controller receives a second frame from the second serial management interface device via a second input/output pin subsequent to receiving the first frame. The second frame includes a second error code. The controller compares the first error code to the second error code to determine whether first error code and the second error code match.
    Type: Grant
    Filed: September 2, 2022
    Date of Patent: March 12, 2024
    Assignee: MARVELL ASIA PTE LTD
    Inventors: Dance Wu, Chuanhai Zhou, Hong Yu Chou
  • Patent number: 11928248
    Abstract: A semiconductor device is configured to implement a security protocol. The semiconductor device includes an entropy source that includes a plurality of bitcells. The entropy source is configured to output a sequence of physical unclonable function bit values based on intrinsic properties of the plurality of bitcells to generate a unique device secret for the security protocol, and selectively damage at least a portion of the plurality of bitcells to prevent reverse engineering the sequence of physical unclonable function bit values.
    Type: Grant
    Filed: June 21, 2022
    Date of Patent: March 12, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventor: Eric Hunt-Schroeder
  • Patent number: 11929592
    Abstract: A semiconductor optical amplifier for high-power operation includes a gain medium having a multilayer structure sequentially laid with a P-layer, an active layer, a N-layer from an upper portion to a lower portion in cross-section thereof. The gain medium is extendedly laid with a length L from a front facet to a back facet. The active layer includes multiple well layers formed by undoped semiconductor material and multiple barrier layers formed by n-doped semiconductor materials. Each well layer is sandwiched by a pair of barrier layers. The front facet is characterized by a first reflectance Rf and the back facet is characterized by a second reflectance Rb. The gain medium has a mirror loss ?m about 40-200 cm?1 given by: ?m=(½L)ln{1/(Rf×Rb)}.
    Type: Grant
    Filed: September 17, 2020
    Date of Patent: March 12, 2024
    Assignee: Marvell Asia Pte Ltd.
    Inventors: Xiaoguang He, Radhakrishnan L. Nagarajan
  • Patent number: 11927630
    Abstract: An approach is proposed to support schedule-based I/O multiplexing for scan testing of an IC. A plurality of I/Os are assigned to a plurality of blocks in the IC for scan testing based on a set of slots under a set of schedules. Each of the set of slots includes a fixed number of scan input pins/pads and scan output pins/pads of the IC. Each slot is then assigned to a specific block on the IC for the scan test until all of the slots available are utilized. The group of assigned blocks is referred to as a schedule, and all of these blocks belonging to this schedule are scan tested in parallel at the same time. The remaining blocks on the IC are also assigned to the slots until all blocks on the IC are assigned to a schedule to be scan tested.
    Type: Grant
    Filed: October 13, 2021
    Date of Patent: March 12, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventor: Sounil Biswas
  • Patent number: 11928504
    Abstract: A system and corresponding method queue work within a virtualized scheduler based on in-unit accounting (IUA) of in-unit entries (IUEs). The system comprises an IUA resource and arbiter. The IUA resource stores, in association with an IUA identifier, an IUA count and threshold. The IUA count represents a global count of work-queue entries (WQEs) that are associated with the IUA identifier and occupy respective IUEs of an IUE resource. The IUA threshold limits the global count. The arbiter retrieves the IUA count and threshold from the IUA resource based on the IUA identifier and controls, as a function of the IUA count and threshold, whether a given WQE from a given scheduling group, assigned to the IUA identifier, is moved into the IUE resource to be queued for scheduling. The IUA count and threshold prevent group(s) assigned to the IUA identifier from using more than an allocated amount of IUEs.
    Type: Grant
    Filed: March 8, 2023
    Date of Patent: March 12, 2024
    Assignee: Marvell Asia Pte, Ltd.
    Inventors: Jason D. Zebchuk, Wilson P. Snyder, II
  • Patent number: 11923978
    Abstract: A multi-port transceiver comprises a plurality of first ports, a first communication interface, and a second communication interface. Multi-rate interleaver circuitry interleaves i) a plurality of first data streams, each received via a respective first port at a first data rate, and ii) a second data stream received via the first communication interface at a second data rate, to generate a third data stream to be transmitted via the second communication interface at a third data rate. Multi-rate deinterleaver circuitry deinterleaves a fourth data stream that was received via the second communication interface at the third data rate into i) a plurality of fifth data streams, each fifth data stream to be transmitted via a respective first port at the first data rate, and ii) a sixth data stream to be transmitted via the first communication interface at the second data rate.
    Type: Grant
    Filed: May 13, 2022
    Date of Patent: March 5, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Sabu Ghazali, Lenin Patra, Jeng-Jong Douglas Chen, Dong-Seok Youm, Tunghao Tsai, Kong Chuan Susanto
  • Patent number: 11924105
    Abstract: In a storage area network operating in accordance with a transport-level protocol to interconnect host and target devices, where the transport-level protocol issues congestion notifications when any of the host or target devices becomes congested, a method for reducing congestion includes, on receipt of a request to (a) write data to one of the target devices or (b) read data from one of the target devices for return to one of the host devices, (A) determining whether congestion already exists at (a) the target device to which the write request is directed, or (b) the host device to which data from the read request is to be returned, and (B) when a congestion state already exists, comparing current depth of a queue of write or read requests to a maximum permissible queue depth. When the current depth of the queue exceeds a maximum permissible queue depth, the request is rejected.
    Type: Grant
    Filed: April 28, 2022
    Date of Patent: March 5, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Gourangadoss Sundar, Arun Easi, Girish Basrur
  • Patent number: 11921904
    Abstract: A new approach is proposed to support a hardware-based lock mechanism having a hardware-based lock unit associated with a resource, wherein the lock is utilized by an arbitrator to arbitrate between multiple agents requesting access to the resource. When a first agent requests access to resource in unlocked state, the arbitrator creates a lock ID and set a locked state indicating that the resource is locked. The lock ID is provided to the first agent, which now has exclusive control over the resource. The arbitrator ensures that any agent with the same ID may access the resource. When a second agent requests access to the resource with a lock ID to the arbitrator, it is granted access to the resource if the lock ID provided matches the one stored on the lock unit. If there is a mismatch between the lock IDs, access to the resource is denied.
    Type: Grant
    Filed: July 31, 2020
    Date of Patent: March 5, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Ramacharan Sundararaman, Nithyananda Miyar, Martin Kovac
  • Publication number: 20240072826
    Abstract: The present disclosure describes apparatuses and methods for implementing an adaptive low-density parity check (LDPC) decoder. In various aspects, an adaptive LDPC decoder processes a first portion of data using first parameters effective to change a status of the LDPC decoder. The LDPC decoder selects second parameters of the LDPC decoder based on the status of the LDPC decoder. The LDPC decoder then processes a second portion of the data with the LDPC decoder using the second parameters and provides decoded data of the channel based on at least the processing the first portion of the data using the first parameters and the processing of the second portion of the data using the second parameters. By adaptively altering the decoding parameters based the status of the decoder, the adaptive LDPC decoder may decode channel data in fewer decoding iterations or with a higher success rate, thereby improving LDPC decoding performance.
    Type: Application
    Filed: August 18, 2023
    Publication date: February 29, 2024
    Applicant: Marvell Asia Pte Ltd
    Inventors: Xuanxuan Lu, Nedeljko Varnica
  • Patent number: 11916574
    Abstract: A receiver includes an error correction module. A syndrome value, calculated based on received signals, may be used to enable the error correction module. The error correction module includes an error generator, a Nyquist error estimator, and a decoder. The decoder uses error estimation generated by the Nyquist error estimator to correct the decoded data. There are other embodiments as well.
    Type: Grant
    Filed: May 31, 2022
    Date of Patent: February 27, 2024
    Assignee: Marvell Asia Pte, Ltd.
    Inventors: Benjamin P. Smith, Jamal Riani
  • Patent number: 11915729
    Abstract: When writing data to a magnetic data storage medium, it is detected whether duration, before occurrence of a data transition, of data to be written exceeds a predetermined threshold. When the duration, before the transition, of the data to be written exceeds the predetermined threshold, the data is written by applying an initial pulse and then maintaining, until a shut-off pulse, a steady-state write current having an amplitude less than the initial pulse. A shut-off adjustment is determined based on a predetermined delay. The shut-off pulse is initiated at a time based on one bit period prior to the transition, adjusted by the shut-off adjustment. When the duration, before the transition, of the data to be written is at most equal to the predetermined threshold, the data is written by applying the initial pulse without applying a steady-state write current before the transition.
    Type: Grant
    Filed: January 19, 2023
    Date of Patent: February 27, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Kai Wu, Hao Fang, Jorge Estuardo Licona
  • Patent number: 11917670
    Abstract: A first communication device in a first WLAN determines a channel estimate of a communication channel between the first communication device and a second communication device in a second WLAN using measurements at the first communication device of a first transmission between the second communication device and a third communication device in the second WLAN. The first communication device generates a PPDU for transmission to a fourth communication device in the first WLAN, including: determining, using the channel estimate, a precoder matrix to use for transmitting the PPDU in the first WLAN, and generating the PPDU using the precoder matrix so that interference at the second communication device in the second WLAN caused by transmission of the PPDU by the first communication device in the first WLAN is reduced. The first communication device transmits the PPDU to the fourth communication device in the first WLAN as a directional second transmission.
    Type: Grant
    Filed: December 30, 2021
    Date of Patent: February 27, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: B Hari Ram, Vijay Ahirwar, Sri Varsha Rottela, Nilesh N. Khude, Sudhir Srinivasa
  • Patent number: 11914547
    Abstract: An optical module configured to control a peer to peer transaction includes a silicon photonics substrate, memory formed on the silicon photonics substrate and configured to store a private key, application circuitry formed on the silicon photonics substrate and coupled to the memory, the application circuitry configured to receive, via an external interface, an electrical signal carrying instructions for executing a transaction, verify the transaction using the private key stored in the memory, and selectively generate a transaction message including information for completing the transaction, and optical communication circuitry formed on the silicon photonics substrate and responsive to the application circuitry, the optical communication circuitry configured to generate an optical signal based on the transaction message and transmit the optical signal to at least one remote entity.
    Type: Grant
    Filed: July 18, 2022
    Date of Patent: February 27, 2024
    Assignee: MARVELL ASIA PTE LTD
    Inventor: Radhakrishnan L. Nagarajan
  • Patent number: 11914528
    Abstract: A packet processing system having each of a plurality of hierarchical clients and a packet memory arbiter serially communicatively coupled together via a plurality of primary interfaces thereby forming a unidirectional client chain. This chain is then able to be utilized by all of the hierarchical clients to write the packet data to or read the packet data from the packet memory.
    Type: Grant
    Filed: February 3, 2023
    Date of Patent: February 27, 2024
    Assignee: MARVELL ASIA PTE, LTD
    Inventors: Enrique Musoll, Tsahi Daniel
  • Publication number: 20240063982
    Abstract: Methods and apparatus for providing soft and blind combining for PUSCH acknowledgement (ACK) processing. In an exemplary embodiment, a method includes soft-combining acknowledgement (ACK) bits received from a UE that are contained in a received sub-frame of symbols. The ACK bits are soft-combined using a plurality of scrambling sequences to generate a plurality of hypothetical soft-combined ACK bit streams. The method also includes receiving a parameter that identifies a selected scrambling sequence to be used. The method also includes decoding a selected hypothetical soft-combined ACK bit stream to generate a decoded ACK value, wherein the selected hypothetical soft-combined ACK bit stream is selected from the plurality of hypothetical soft-combined ACK bit streams based on the parameter.
    Type: Application
    Filed: November 2, 2023
    Publication date: February 22, 2024
    Applicant: Marvell Asia Pte, Ltd.
    Inventors: Sabih Guzelgoz, Hong Jik Kim, Tejas Maheshbhai Bhatt, Fariba Heidari
  • Patent number: 11909570
    Abstract: A communication device determines that simultaneous transmission/reception via multiple frequency segments in a WLAN is not permitted, and transmits a first packet in a first frequency segment and a second packet in a second frequency segment. The communication device determines that an end of the first packet does not align with an end of the second packet and that the first packet and/or the second packet prompts transmission of a respective response packet a defined time period after transmission of the corresponding one of the first packet and the second packet. In response to having determined that simultaneous transmission/reception is not permitted and that the first packet and/or the second packet prompts transmission of the respective response packet, the communication device pads the first packet and/or the second packet so that an end of transmission of the first packet is aligned with an end of transmission of the second packet.
    Type: Grant
    Filed: January 26, 2023
    Date of Patent: February 20, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Liwen Chu, Hongyuan Zhang, Hui-Ling Lou, Rui Cao, Yan Zhang
  • Patent number: 11909356
    Abstract: An integrated circuit transceiver device includes a plurality of functional circuits, and clock circuitry for distributing synchronous, in-phase, phase-locked clock signals to all transceiver circuits. The clock circuitry includes a frequency-controllable distributed oscillator including at least one coupled pair of transmission line oscillators having a respective oscillator core, and at least one respective transmission line segment. At least one impedance element couples the at least one respective transmission line segment of a first transmission line oscillator to the at least one respective transmission line segment of a second transmission line oscillator. Impedance of the impedance element is different from impedance of each respective transmission line segment to cause reflection at the at least one impedance element.
    Type: Grant
    Filed: June 17, 2022
    Date of Patent: February 20, 2024
    Assignee: Marvell Asia Pte Ltd
    Inventors: Morteza Azarmnia, Tomas Dusatko, Fazil Ahmad, Marco Garampazzi