Patents Examined by Robert Carpenter
  • Patent number: 9117840
    Abstract: The present disclosure provides a method for fabricating a semiconductor device that includes forming a gate stack over a silicon substrate, forming dummy spacers on sidewalls of the gate stack, isotropically etching the silicon substrate to form recess regions on either side of the gate stack, forming a semiconductor material in the recess regions, the semiconductor material being different from the silicon substrate, removing the dummy spacers, forming spacer layers having an oxide-nitride-oxide configuration over the gate stack and the semiconductor material, and etching the spacer layers to form gate spacers on the sidewalls of the gate stack.
    Type: Grant
    Filed: February 17, 2012
    Date of Patent: August 25, 2015
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Chen-Pin Hsu, Kong-Beng Thei, Harry Chuang
  • Patent number: 9105684
    Abstract: An isolation structure of a semiconductor, a semiconductor device having the same, and a method for fabricating the isolation structure are provided. An isolation structure of a semiconductor device may include a trench formed in a substrate, an oxide layer formed on a bottom surface and an inner sidewall of the trench, a filler formed on the oxide layer to fill a part of inside of the trench, and a fourth oxide layer filling an upper portion of the filler of the trench to a height above an upper surface of the trench, an undercut structure being formed on a boundary area between the inner sidewall and the oxide layer.
    Type: Grant
    Filed: May 7, 2012
    Date of Patent: August 11, 2015
    Assignee: Magnachip Semiconductor, Ltd.
    Inventors: Hyung-suk Choi, Hyun-tae Jung, Eung-ryul Park, Da-soon Lee
  • Patent number: 9105617
    Abstract: One method disclosed herein includes, among other things, forming a line-end protection layer in an opening on an entirety of each opposing, spaced-apart first and second end face surfaces of first and second spaced-apart gate electrode structures, respectively, and forming a sidewall spacer adjacent opposing sidewall surfaces of each of the gate electrode structures but not adjacent the opposing first and second end face surfaces having the line-end protection layer positioned thereon.
    Type: Grant
    Filed: November 13, 2013
    Date of Patent: August 11, 2015
    Assignees: GLOBALFOUNDRIES Inc., International Business Machines Corporation
    Inventors: Ruilong Xie, Shom Ponoth, Juntao Li
  • Patent number: 9105654
    Abstract: An embodiment is a FinFET device. The FinFET device comprises a fin, a first source/drain region, a second source/drain region, and a channel region. The fin is raised above a substrate. The first source/drain region and the second source/drain region are in the fin. The channel region is laterally between the first and second source/drain regions. The channel region has facets that are not parallel and not perpendicular to a top surface of the substrate.
    Type: Grant
    Filed: March 21, 2012
    Date of Patent: August 11, 2015
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Ta-Chun Ma, Cheng-Hsien Wu, Chih-Hsin Ko, Clement Hsingjen Wann
  • Patent number: 9105738
    Abstract: A semiconductor device includes a multilayered interelectrode insulating film formed between a charge storage layer and a control electrode layer. The interelectrode insulating film is formed in a first region above an upper surface portion of the element isolation insulating film, a second region along a sidewall portion of the charge storage layer, and a third region above an upper surface portion of the charge storage layer. The interelectrode insulating film includes a stack of first silicon oxide film, a silicon nitride film, and a second silicon oxide film. The silicon nitride film is relatively thicker in the third region compared to the first region and compared to at least a portion of the second region.
    Type: Grant
    Filed: September 14, 2012
    Date of Patent: August 11, 2015
    Assignee: KABUSHIKI KAISHA TOSHIBA
    Inventor: Katsuyuki Sekine
  • Patent number: 9105749
    Abstract: In a transistor including a wide band gap semiconductor layer as a semiconductor layer, a wide band gap semiconductor layer is separated into an island shape by an insulating layer with passivation properties for preventing atmospheric components from permeating. The edge portion of the island shape wide band gap semiconductor layer is in contact with the insulating film; thus, moisture or atmospheric components can be prevented from entering from the edge portion of the semiconductor layer to the wide band gap semiconductor layer.
    Type: Grant
    Filed: May 8, 2012
    Date of Patent: August 11, 2015
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shinya Sasagawa, Akihiro Ishizuka, Takehisa Hatano
  • Patent number: 9093294
    Abstract: An LED module 100 includes LED chips 21, 22 spaced apart from each other, and an LED chip 23 offset from a straight line connecting the LED chips 21 and 22 and located between the LED chips 21, 22 in the direction in which the LED chips 21, 22 are spaced. The module further includes a lead 31 with a bonding portion 31a and a mounting terminal surface 31d, a lead 32 with a bonding portion 32a and a mounting terminal surface 32d, and a lead 33 with a bonding portion 33a and a mounting terminal surface 33d. The mounting terminal surfaces 31d, 32d, 33d are flush with each other. Light from the LED chips 21, 22, 23 is emitted in the direction in which the mounting terminal surfaces 31d, 32d and 33d extend. Thus, light of different colors properly mixed can be emitted from a compact LED module.
    Type: Grant
    Filed: April 27, 2011
    Date of Patent: July 28, 2015
    Assignee: ROHM CO., LTD.
    Inventors: Masahiko Kobayakawa, Hidekazu Toda
  • Patent number: 9086553
    Abstract: A protective coating encapsulates bond pads disposed on a substrate of an optical communications module and extends in between the bond pads. The protective coating has characteristics that (1) increase the dielectric resistances between adjacent bond pads on the substrate, (2) protect the bond pads from moisture in the environment, and (3) prevents, or at least reduces, ion migration between adjacent bond pads. In this way, the protective coating prevents, or at least reduces, corrosion growth that can lead to impedance degradation and electrical shorts between adjacent bond pads.
    Type: Grant
    Filed: June 27, 2011
    Date of Patent: July 21, 2015
    Assignee: Avago Technologies General IP (Singapore) Pte. Ltd.
    Inventors: Goh Han Peng, Phang Kah Yuan, De Mesa Eduardo Alicaya
  • Patent number: 9070582
    Abstract: A semiconductor device includes the following elements. A semiconductor substrate includes an isolation region. The semiconductor substrate has a groove in the isolation region. A pad electrode is disposed in the groove. A pad contact plug is disposed in the groove. The pad contact plug is disposed on the pad electrode. A gate contact plug is disposed on the pad contact plug. The gate contact plug is electrically coupled through the pad contact plug to the pad electrode. An insulating side wall is disposed in the groove. The insulating side wall covers side surfaces of the pad contact plug and a lower portion of the gate contact plug, and the insulating side wall covers a part of an upper surface of the pad electrode.
    Type: Grant
    Filed: November 2, 2011
    Date of Patent: June 30, 2015
    Assignee: PS4 LUXCO S.A.R.L.
    Inventor: Kazutaka Manabe
  • Patent number: 9059015
    Abstract: Disclosed are a light emitting device and a method of fabricating the same. The light emitting device comprises a substrate. A plurality of light emitting cells are disposed on top of the substrate to be spaced apart from one another. Each of the light emitting cells comprises a first upper semiconductor layer, an active layer, and a second lower semiconductor layer. Reflective metal layers are positioned between the substrate and the light emitting cells. The reflective metal layers are prevented from being exposed to the outside.
    Type: Grant
    Filed: September 20, 2011
    Date of Patent: June 16, 2015
    Assignee: Seoul Viosys Co., Ltd.
    Inventors: Won Cheol Seo, Joon Hee Lee, Jong Kyun You, Chang Youn Kim, Jin Cheul Shin, Hwa Mok Kim, Jang Woo Lee, Yeo Jin Yoon, Jong Kyu Kim
  • Patent number: 9059422
    Abstract: Disclosed is a substrate with a transparent conductive film, wherein an underlying layer and a transparent conductive film are arranged in this order on a transparent insulating substrate. The transparent conductive film-side surface of the underlying layer is provided with a pyramid-shaped or inverse pyramid-shaped irregular structure, and the transparent conductive film comprises a first transparent electrode layer which is formed on the underlying layer and a second transparent electrode layer which forms the outermost surface of the transparent conductive film. By forming a zinc oxide layer that serves as the second transparent electrode layer by a reduced pressure CVD method, a substrate with a transparent conductive film that is provided with an irregular structure smaller than that of the underlying layer can be obtained. The substrate with a transparent conductive film can improve the conversion efficiency of a photoelectric conversion device through an increased light trapping effect.
    Type: Grant
    Filed: January 29, 2010
    Date of Patent: June 16, 2015
    Assignee: KANEKA CORPORATION
    Inventors: Tomomi Meguro, Kenji Yamamoto
  • Patent number: 9048405
    Abstract: The light emitting device comprising a light emitting element; and a wavelength converting member having a first face and a second face, in which light emitted from the light emitting element enters in through the first face, and a part of the second face serves as a light emitting face, wherein the light emitting element further comprises a reflection control structure around the light emitting face of the second face, and the reflection control structure comprises a reflection film on the wavelength converting member and an anti-reflection film on the reflection film.
    Type: Grant
    Filed: December 19, 2013
    Date of Patent: June 2, 2015
    Assignee: NICHIA CORPORATION
    Inventors: Daisuke Sanga, Takuya Okada, Keisuke Sejiki, Kunihito Sugimoto, Takao Kosugi, Dai Wakamatsu
  • Patent number: 9047941
    Abstract: An organic molecular memory of an embodiment includes a first conductive layer, a second conductive layer, and an organic molecular layer interposed between the first conductive layer and the second conductive layer, the organic molecular layer including charge-storage molecular chains or variable-resistance molecular chains, the charge-storage molecular chains or the variable-resistance molecular chains including fused polycyclic groups.
    Type: Grant
    Filed: March 21, 2012
    Date of Patent: June 2, 2015
    Assignee: Kabushiki Kaisha Toshiba
    Inventors: Hideyuki Nishizawa, Reiko Yoshimura, Tsukasa Tada, Shigeki Hattori, Masaya Terai, Satoshi Mikoshiba, Koji Asakawa
  • Patent number: 9048144
    Abstract: With an increase in the definition of a display device, the number of pixels is increased, and thus the numbers of gate lines and signal lines are increased. Due to the increase in the numbers of gate lines and signal lines, it is difficult to mount an IC chip having a driver circuit for driving the gate and signal lines by bonding or the like, which causes an increase in manufacturing costs. A pixel portion and a driver circuit for driving the pixel portion are formed over one substrate. At least a part of the driver circuit is formed using an inverted staggered thin film transistor in which an oxide semiconductor is used. The driver circuit as well as the pixel portion is provided over the same substrate, whereby manufacturing costs are reduced.
    Type: Grant
    Filed: October 15, 2012
    Date of Patent: June 2, 2015
    Assignee: Semiconductor Energy Laboratory Co., Ltd.
    Inventors: Shunpei Yamazaki, Kengo Akimoto, Atsushi Umezaki
  • Patent number: 9049061
    Abstract: This invention discloses a CMOS device, which includes: a first MOSFET; a second MOSFET different from the type of the first MOSFET; a first stressed layer covering the first MOSFET and having a first stress; and a second stressed layer covering the second MOSFET, wherein the second stressed layer is doped with ions, and thus has a second stress different from the first stress. This invention's CMOS device and method for manufacturing the same make use of a partitioned ion implantation method to realize a dual stress liner, without the need of removing the tensile stressed layer on the PMOS region or the compressive stressed layer on the NMOS region by photolithography/etching, thus simplifying the process and reducing the cost, and at the same time, preventing the stress in the liner on the NMOS region or PMOS region from the damage that might be caused by the thermal process of the deposition process.
    Type: Grant
    Filed: April 11, 2012
    Date of Patent: June 2, 2015
    Assignee: The Institute of Microelectronics Chinese Academy of Science
    Inventors: Qiuxia Xu, Chao Zhao, Gaobo Xu
  • Patent number: 9046927
    Abstract: Methods and systems for processing input by a computing device are presented. One method includes operations for receiving images of a control device that includes an object section, and for determining a location of the control device utilizing image analysis for each captured image. Additionally, the movement of the control device is tracked based on the determined locations, where the tracking of the movement includes receiving inertial sensor information obtained by sensors in the control device, and determining an orientation of the control device based on the sensor information. Additionally, the method includes an operation for translating the movement and orientation of the control device into input for a game executing in the computing device, where the input is translated into a motion and orientation of an object in the game based on the movement of the control device.
    Type: Grant
    Filed: June 29, 2012
    Date of Patent: June 2, 2015
    Assignee: Sony Computer Entertainment Inc.
    Inventors: Richard Marks, Anton Mikhailov, Ennin Huang, Gary M. Zalewski
  • Patent number: 9046727
    Abstract: A thin film transistor (“TFT”) array panel includes; an insulation substrate, a TFT disposed on the insulation substrate and including a drain electrode, a passivation layer covering the TFT and including a contact portion disposed therein corresponding to the drain electrode, a partition comprising an organic material disposed on the passivation layer, and including a transverse portion, a longitudinal portion, and a contact portion disposed on the drain electrode, a color filter disposed on the passivation layer and disposed in a region defined by the partition, an organic capping layer disposed on the partition and the color filter, and a pixel electrode disposed on the organic capping layer, and connected to the drain electrode through the contact portion of the passivation layer and the contact portion of the partition, wherein a contact hole is formed in the organic capping layer corresponding to the contact portion of the passivation layer.
    Type: Grant
    Filed: March 31, 2009
    Date of Patent: June 2, 2015
    Assignee: SAMSUNG DISPLAY CO., LTD.
    Inventors: Kwang-Ho Lee, Jang-Soo Kim, Hong-Suk Yoo, Sang-Soo Kim, Shi-Yul Kim, Jae-Hyoung Youn
  • Patent number: 9040329
    Abstract: A manufacturing method for an LED with roughened lateral surfaces comprises following steps: providing an LED wafer with an electrically conductive layer disposed thereon; providing a photoresist layer on the electrically conductive layer; roughening a lateral surface of the electrically conductive layer by wet etching; forming a depression in the LED wafer by dry etching and roughening a sidewall of the LED wafer defining the depression; and disposing two pads respectively in the depression and the conducting layer. The disclosure also provides an LED with roughened lateral surfaces. A roughness of the roughened lateral surfaces is measurable in micrometers.
    Type: Grant
    Filed: May 4, 2012
    Date of Patent: May 26, 2015
    Assignee: Zhongshan Innocloud Intellectual Property Services Co., Ltd.
    Inventors: Chia-Hui Shen, Tzu-Chien Hung
  • Patent number: 9041121
    Abstract: A semiconductor structure including a high-voltage transistor; voltage dropping circuitry, at least part of which is overlapping the high-voltage transistor; at least one intermediate contact point to the voltage dropping circuitry, connected to at least one intermediate position between a first and a second end of the voltage dropping circuitry; and at least one external connection connecting the at least one intermediate contact point to outside of the semiconductor structure.
    Type: Grant
    Filed: September 13, 2012
    Date of Patent: May 26, 2015
    Assignee: STMicroelectronics S.r.l.
    Inventors: Riccardo Depetro, Aldo Vittorio Novelli, Ignazio Salvatore Bellomo
  • Patent number: 9034671
    Abstract: Disclosed is a light-emitting device comprising a light-emitting element (10) composed of a gallium nitride compound semiconductor having an emission peak wavelength of not less than 430 nm; a molded body (40) provided with a recessed portion having a bottom surface on which the light-emitting element (10) is mounted and a lateral surface; and a sealing member (50) containing an epoxy resin including a triazine derivative epoxy resin, or a silicon-containing resin. The molded body (40) is obtained by using a cured product of a thermosetting epoxy resin composition essentially containing an epoxy resin including a triazine derivative epoxy resin, and has a reflectance of not less than 70% at the wavelengths of not less than 430 nm.
    Type: Grant
    Filed: July 1, 2014
    Date of Patent: May 19, 2015
    Assignee: NICHIA CORPORATION
    Inventors: Masafumi Kuramoto, Tomohide Miki, Tomoya Tsukioka, Tomohisa Kishimoto