Patents by Inventor Afshin Momtaz

Afshin Momtaz has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7961823
    Abstract: Data error such as mean square error may be reduced in a system such as a communication receiver using a dithering algorithm that adjusts one or more parameters in the system. The dithering algorithm may be applied to more than one parameter in a nested manner. The dithering algorithm may be modified to immediately check the MSE after a parameter has been adjusted.
    Type: Grant
    Filed: June 29, 2004
    Date of Patent: June 14, 2011
    Assignee: Broadcom Corporation
    Inventors: Thomas Kolze, Bruce Currivan, Afshin Momtaz
  • Patent number: 7956645
    Abstract: Low power high-speed output driver. An array of switches (some of which are inverting switches whose connectivity is governed oppositely as the control signal provided to it) is implemented such that an input signal governs the connectivity of those switches. A resistor is coupled between the nodes interposed between the switches of the array, and an output signal is taken from the nodes at ends of the resistor. The high voltage level of such an output driver is truly the level of the power supply energizing the circuit (e.g., VDD) while still consuming relatively low power.
    Type: Grant
    Filed: March 17, 2008
    Date of Patent: June 7, 2011
    Assignee: Broadcom Corporation
    Inventor: Afshin Momtaz
  • Publication number: 20110074610
    Abstract: A gating logic receives a non-return-to-zero (NRZ) input signal and couples the NRZ input signal as an NRZ output signal when operating in a NRZ mode of operation and converts the NRZ input signal to a return-to-zero (RZ) output signal when operating in a RZ mode of operation. A circuit coupled to the gating logic receives a clock signal and couples the clock signal to the gating logic to convert the NRZ input signal to the RZ output signal in the RZ mode of operation. In the NRZ mode of operation, the circuit decouples the clock signal and places a predetermined signal state at the gating logic to pass through the NRZ input signal as the NRZ output signal. The circuit receives a select signal to select between the NRZ and RZ modes of operation and the NRZ and RZ modes are obtained by controlling the clock signal to the gating logic.
    Type: Application
    Filed: September 28, 2009
    Publication date: March 31, 2011
    Applicant: BROADCOM CORPORATION
    Inventors: Adesh Garg, Afshin Momtaz, Namik Kocaman, Delong Cui
  • Patent number: 7911365
    Abstract: An analog-to-digital converter (ADC) is provided. The ADC includes a reference voltage generator configured to generate reference voltages, an analog to digital converter core configured to receive an input signal and the reference voltages and to generate a digital signal representative of the input signal, the digital signal having a number of bits, and a controller configured to determine a quality of the input signal, and, based on a quality of the input signal, to control the number of bits of the digital signal and values of the reference voltages.
    Type: Grant
    Filed: January 14, 2010
    Date of Patent: March 22, 2011
    Assignee: Broadcom Corporation
    Inventors: Jun Cao, Afshin Momtaz
  • Publication number: 20110044384
    Abstract: An equalization circuit adjusts (e.g., equalizes) an input signal according to the value of one or more adjustment signals (e.g., equalization coefficients) without a multiplication operation. For example, the circuit may add or subtract a value of a coefficient signal to the amplitude of an input signal. Here, whether the coefficient is added or subtracted may depend on the sign of a control signal.
    Type: Application
    Filed: November 3, 2010
    Publication date: February 24, 2011
    Applicant: BROADCOM CORPORATION
    Inventors: David Kyong-Sik Chung, Afshin Momtaz
  • Publication number: 20110031996
    Abstract: According to one general aspect, an apparatus may include a clock channel, a shielding tunnel, and clock repeaters. In various embodiments, the clock channel may be configured to carry the clock signal, and may include a portion of a metal layer of an integrated circuit. In some embodiments, the shielding tunnel may be configured to shield, in at least four directions, the clock channel from other signals, and may include portions of a at least three metal layers of the integrated circuit. The shielding tunnel may be connected to the positive and negative supplies in order to provide the required power for the clock repeaters.
    Type: Application
    Filed: October 14, 2010
    Publication date: February 10, 2011
    Applicant: BROADCOM CORPORATION
    Inventor: Afshin Momtaz
  • Patent number: 7839922
    Abstract: An equalization circuit adjusts (e.g., equalizes) an input signal according to the value of one or more adjustment signals (e.g., equalization coefficients) without a multiplication operation. For example, the circuit may add or subtract a value of a coefficient signal to the amplitude of an input signal. Here, whether the coefficient is added or subtracted may depend on the sign of a control signal.
    Type: Grant
    Filed: May 18, 2004
    Date of Patent: November 23, 2010
    Assignee: Broadcom Corporation
    Inventors: David Kyong-Sik Chung, Afshin Momtaz
  • Patent number: 7839161
    Abstract: According to one general aspect, an apparatus may include a clock channel, a shielding tunnel, and clock repeaters. In various embodiments, the clock channel may be configured to carry the clock signal, and may include a portion of a metal layer of an integrated circuit. In some embodiments, the shielding tunnel may be configured to shield, in at least four directions, the clock channel from other signals, and may include portions of a at least three metal layers of the integrated circuit. The shielding tunnel may be connected to the positive and negative supplies in order to provide the required power for the clock repeaters.
    Type: Grant
    Filed: September 8, 2009
    Date of Patent: November 23, 2010
    Assignee: Broadcom Corporation
    Inventor: Afshin Momtaz
  • Publication number: 20100271120
    Abstract: According to one general aspect, an apparatus may include a terminal configured to receive an analog input signal. In various embodiments, the apparatus may also include a multistage amplifier configured to amplify the analog input signal by an amount of gain. In some embodiments, the apparatus may include a distributed threshold adjuster interspersed between the stages of the multistage amplifier configured to adjust the DC voltage of the analog input signal to facilitate a decision by an analog-to-digital converter (ADC). In one embodiment, the apparatus may include the ADC configured to convert the amplified analog input signal to a digital output signal.
    Type: Application
    Filed: October 20, 2009
    Publication date: October 28, 2010
    Applicant: Broadcom Corporation
    Inventors: Afshin Momtaz, Namik Kocaman, Bharath Raghavan
  • Patent number: 7822113
    Abstract: In an integrated decision feedback equalizer and clock and data recovery circuit one or more flip-flops and/or latches may be shared. One or more flip-flops and/or latches may be used in retiming operations in a decision feedback equalizer and in phase detection operations in a clock recovery circuit. Outputs of the flip-flops and/or latches may be used to generate feedback signals for the decision feedback equalizer. The output of a flip-flop and/or latches may be used to generate signals that drive a charge pump in the clock recovery circuit.
    Type: Grant
    Filed: April 13, 2004
    Date of Patent: October 26, 2010
    Assignee: Broadcom Corporation
    Inventors: Davide Tonietto, Afshin Momtaz
  • Patent number: 7782136
    Abstract: A variable gain amplifier including a stage. The stage having a set of switchable differential pairs. The stage providing a gain range to a signal and adjusting a gain of the signal. At least one differential pair in each stage is permanently enabled. The variable gain amplifier may include a plurality of cascaded stages including the stage. In addition, the variable gain amplifier may be adjusted through an interleaved thermometer coding method.
    Type: Grant
    Filed: August 12, 2008
    Date of Patent: August 24, 2010
    Assignee: Broadcom Corporation
    Inventors: Namik Kemal Kocaman, Afshin Momtaz
  • Patent number: 7769110
    Abstract: An adaptive algorithm is implemented that optimizes the slicer threshold by optimizing the tail distribution of a “+1” and “?1” histogram. Through the use of a low resolution and under-sampled ADC, a histogram of received bit may be created. The difference between the y-intersects of lines derived from the “+1” and “?1” histogram is used to determine an error function. The algorithm iteratively updates the threshold value based on this error function.
    Type: Grant
    Filed: May 13, 2005
    Date of Patent: August 3, 2010
    Assignee: Broadcom Corporation
    Inventor: Afshin Momtaz
  • Publication number: 20100182045
    Abstract: According to one general aspect, an apparatus may include a clock channel, a shielding tunnel, and clock repeaters. In various embodiments, the clock channel may be configured to carry the clock signal, and may include a portion of a metal layer of an integrated circuit. In some embodiments, the shielding tunnel may be configured to shield, in at least four directions, the clock channel from other signals, and may include portions of a at least three metal layers of the integrated circuit. The shielding tunnel may be connected to the positive and negative supplies in order to provide the required power for the clock repeaters.
    Type: Application
    Filed: September 8, 2009
    Publication date: July 22, 2010
    Applicant: Broadcom Corporation
    Inventor: Afshin Momtaz
  • Patent number: 7750707
    Abstract: High-resolution low-interconnect phase rotator. A signal may be generated having any desired phase (as determined by the step size employed). First and second control signals select a sector (e.g., the range from 0° to 360° is divided into a number of sectors) and a particular phase within that sector. Generally, this range from 0° to 360° is uniformly divided so that each sector is the same. However, if desired, there can alternatively be differences in the sizes of each of the sectors. The use of these two sets of controls signals (one for selecting the sector and one for selecting the particular phase within the sector) allows for very few control signals. N-channel metal oxide semiconductor field-effect transistor (N-MOSFET) based switches and differential pairs of transistors or alternatively p-channel metal oxide semiconductor field-effect transistor (P-MOSFET) based switches and differential pairs of transistors can be employed.
    Type: Grant
    Filed: March 17, 2008
    Date of Patent: July 6, 2010
    Assignee: Broadcom Corporation
    Inventor: Afshin Momtaz
  • Publication number: 20100135442
    Abstract: An apparatus and method is disclosed to compensate for one or more offsets in a communications signal. A communications receiver may carry out an offset adjustment algorithm to compensate for the one or more offsets. An initial search procedure determines one or more signal metric maps for one or more selected offset adjustment corrections from the one or more offset adjustment corrections. The offset adjustment algorithm determines one or more optimal points for one or more selected offset adjustment correction based upon the one or more signal maps. The adaptive offset algorithm adjusts each of the one or more selected offset adjustment corrections to their respective optimal points and/or each of one or more non-selected offset adjustment corrections to a corresponding one of a plurality of possible offset corrections to provide one or more adjusted offset adjustment corrections. A tracking mode procedure optimizes the one or more adjusted offset adjustment corrections.
    Type: Application
    Filed: December 3, 2008
    Publication date: June 3, 2010
    Applicant: Broadcom Corporation
    Inventors: Namik Kemal Kocaman, Afshin Momtaz, Velu Chellam Pillai, Vivek Telang, Sundararajan Chidambara, Magesh Valliappan
  • Publication number: 20100117876
    Abstract: An analog-to-digital converter (ADC) is provided. The ADC includes a reference voltage generator configured to generate reference voltages, an analog to digital converter core configured to receive an input signal and the reference voltages and to generate a digital signal representative of the input signal, the digital signal having a number of bits, and a controller configured to determine a quality of the input signal, and, based on a quality of the input signal, to control the number of bits of the digital signal and values of the reference voltages.
    Type: Application
    Filed: January 14, 2010
    Publication date: May 13, 2010
    Applicant: Broadcom Corporation
    Inventors: Jun Cao, Afshin Momtaz
  • Patent number: 7702053
    Abstract: Data error such as mean square error may be reduced in a system such as a communication receiver using a dithering algorithm that adjusts one or more parameters in the system. The dithering algorithm may be applied to more than one parameter. The dithering algorithm may include a state machine to alter the rate of change dependent on the state of the dithering algorithm.
    Type: Grant
    Filed: May 5, 2005
    Date of Patent: April 20, 2010
    Assignee: Broadcom Corporation
    Inventors: Chung-Jue Chen, Vasudevan Parthasarathy, Afshin Momtaz, Hong Chen
  • Patent number: 7688237
    Abstract: Methods, systems, and apparatuses for calibration of analog to digital converters (ADC) are described herein. In an aspect, an ADC includes a plurality of slices. Each slice includes a digital to analog converter (DAC), a comparator, and a digital processing unit (DPU). The digital processing unit is electrically connected to the comparator and the DAC. In another aspect, an analog-to-digital converter includes an input module and an analog to digital converter core configured to receive an analog input from the input module and generate a digital output. The ADC is configured to adjust a precision of the analog to digital converter core based on a quality of the analog input signal.
    Type: Grant
    Filed: December 17, 2007
    Date of Patent: March 30, 2010
    Assignee: Broadcom Corporation
    Inventors: Jun Cao, Afshin Momtaz
  • Publication number: 20100046601
    Abstract: Various example embodiments are disclosed. According to an example embodiment, an apparatus may include a continuous time filter, a decision feedback equalizer, a clock and data recovery circuit, and an adaptation circuit. The adaptation circuit may be configured to adapt equalization according to at least one dithering algorithm by adjusting a delay adjust signal based on a mean square error of equalized data signals.
    Type: Application
    Filed: October 27, 2009
    Publication date: February 25, 2010
    Applicant: Broadcom Corporation
    Inventors: Afshin Momtaz, Mario Caresosa, David Chung, Davide Tonietto, Guangming Yin, Bruce Currivan, Thomas Kolze, Ichiro Fujimori
  • Publication number: 20100014573
    Abstract: A search engine selects initial coefficients for a receive equalizer. The search engine may be incorporated into a communication receiver that includes a decision feedback equalizer and clock and data recovery circuit. Here, the search engine may initialize various adaptation loops that may control the operation of, for example, a decision feedback equalizer, a clock and data recovery circuit and a continuous time filter. The receiver may include an analog-to-digital converter that is used to generate soft decision data for some of the adaptation loops.
    Type: Application
    Filed: October 1, 2009
    Publication date: January 21, 2010
    Applicant: Broadcom Corporation
    Inventors: Afshin Momtaz, Rajesh Satapathy, Chung-Jue Chen