Patents by Inventor Bedabrata Pain

Bedabrata Pain has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 8022351
    Abstract: A photoelectronic device and an avalanche self-quenching process for a photoelectronic device are described. The photoelectronic device comprises a nanoscale semiconductor multiplication region and a nanoscale doped semiconductor quenching structure including a depletion region and an undepletion region. The photoelectronic device can act as a single photon detector or a single carrier multiplier. The avalanche self-quenching process allows electrical field reduction in the multiplication region by movement of the multiplication carriers, thus quenching the avalanche.
    Type: Grant
    Filed: February 12, 2009
    Date of Patent: September 20, 2011
    Assignee: California Institute of Technology
    Inventors: Xinyu Zheng, Thomas J. Cunningham, Bedabrata Pain
  • Patent number: 7928533
    Abstract: An avalanche photodiode with a nano-scale reach-through structure comprising n-doped and p-doped regions, formed on a silicon island on an insulator, so that the avalanche photodiode may be electrically isolated from other circuitry on other silicon islands on the same silicon chip as the avalanche photodiode. For some embodiments, multiplied holes generated by an avalanche reduces the electric field in the depletion region of the n-doped and p-doped regions to bring about self-quenching of the avalanche photodiode. Other embodiments are described and claimed.
    Type: Grant
    Filed: August 14, 2008
    Date of Patent: April 19, 2011
    Assignee: California Institute of Technology
    Inventors: Xinyu Zheng, Bedabrata Pain, Thomas J. Cunningham
  • Publication number: 20110018079
    Abstract: An apparatus and associated method are provided. A first silicon layer having at least one of an associated passivation layer and barrier is included. Also included is a composite anti-reflection layer including a stack of layers each with a different thickness and refractive index. Such composite anti-reflection layer is disposed adjacent to the first silicon layer.
    Type: Application
    Filed: December 7, 2009
    Publication date: January 27, 2011
    Inventor: Bedabrata Pain
  • Patent number: 7749799
    Abstract: Methods for bringing or exposing metal pads or traces to the backside of a backside-illuminated imager allow the pads or traces to reside on the illumination side for electrical connection. These methods provide a solution to a key packaging problem for backside thinned imagers. The methods also provide alignment marks for integrating color filters and microlenses to the imager pixels residing on the frontside of the wafer, enabling high performance multispectral and high sensitivity imagers, including those with extremely small pixel pitch. In addition, the methods incorporate a passivation layer for protection of devices against external contamination, and allow interface trap density reduction via thermal annealing. Backside-illuminated imagers with illumination side electrical connections are also disclosed.
    Type: Grant
    Filed: November 15, 2006
    Date of Patent: July 6, 2010
    Assignee: California Institute of Technology
    Inventor: Bedabrata Pain
  • Patent number: 7746383
    Abstract: The present invention provides a CMOS imager with a reset scheme, by which a CMOS imager generates a sub-kTC noise so that read noise does not depend on the sense node capacitance. By using a column feedback circuit, reset noise can be suppressed to a negligible amount so that photogate APS or CCD-like circuits can achieve noise performance to very efficient value. This scheme allows increasing sense node capacitance without increasing the noise and also achieves a large full-well value without sacrificing read noise performance. The feedback circuit in one of the embodiment of the present invention is located at the column side of the circuit. This design provides a minimal change to the pixel. As a result quantum efficiency or pixel size is not compromised. The present invention allows a CMOS imager to capture scene with high intra-scene contracts under low illumination with high dynamic range.
    Type: Grant
    Filed: February 12, 2004
    Date of Patent: June 29, 2010
    Assignee: California Institute of Technology
    Inventors: Bedabrata Pain, Thomas J. Cunningham, Bruce Hancock, Suresh Seshadri, Monico Ortiz, Guang Yang
  • Publication number: 20090309648
    Abstract: A photoelectronic device and an avalanche self-quenching process for a photoelectronic device are described. The photoelectronic device comprises a nanoscale semiconductor multiplication region and a nanoscale doped semiconductor quenching structure including a depletion region and an undepletion region. The photoelectronic device can act as a single photon detector or a single carrier multiplier. The avalanche self-quenching process allows electrical field reduction in the multiplication region by movement of the multiplication carriers, thus quenching the avalanche.
    Type: Application
    Filed: February 12, 2009
    Publication date: December 17, 2009
    Inventors: Xinyu Zheng, Thomas J. Cunningham, Bedabrata Pain
  • Patent number: 7615808
    Abstract: A structure for implementation of back-illuminated CMOS or CCD imagers. An epitaxial silicon layer is connected with a passivation layer, acting as a junction anode. The epitaxial silicon layer converts light passing through the passivation layer and collected by the imaging structure to photoelectrons. A semiconductor well is also provided, located opposite the passivation layer with respect to the epitaxial silicon layer, acting as a junction cathode. Prior to detection, light does not pass through a dielectric separating interconnection metal layers.
    Type: Grant
    Filed: September 13, 2005
    Date of Patent: November 10, 2009
    Assignee: California Institute of Technology
    Inventors: Bedabrata Pain, Thomas J. Cunningham
  • Publication number: 20090152681
    Abstract: An avalanche photodiode with a nano-scale reach-through structure comprising n-doped and p-doped regions, formed on a silicon island on an insulator, so that the avalanche photodiode may be electrically isolated from other circuitry on other silicon islands on the same silicon chip as the avalanche photodiode. For some embodiments, multiplied holes generated by an avalanche reduces the electric field in the depletion region of the n-doped and p-doped regions to bring about self-quenching of the avalanche photodiode. Other embodiments are described and claimed.
    Type: Application
    Filed: August 14, 2008
    Publication date: June 18, 2009
    Applicant: California Institute of Technology
    Inventors: Xinyu Zheng, Bedabrata Pain, Thomas J. Cunningham
  • Publication number: 20090122169
    Abstract: A miniaturized camera which is programmable and provides low power consumption. An active pixel image sensor used in the highly miniaturized camera provides improved imaging functionality as well as reduced power consumption, extending the possible life time of the camera system. The spread spectrum nature of transmission and reception improves data integrity as well as data security. The ability of the highly miniaturized wireless camera to receive commands as well as transmit image data provides improved functionality and a variable rate of power consumption to be set according to the application and needs of the situation.
    Type: Application
    Filed: December 14, 2007
    Publication date: May 14, 2009
    Inventors: Martin J. Agan, Eric R. Fossum, Bob H. Nixon, Brita H. Olson, Bedabrata Pain, Chris Pasqualino, Ed H. Satorius, Tim J. Shaw, Gary L. Stevens
  • Publication number: 20090065819
    Abstract: An imager apparatus and associated starting material are provided. Such starting material includes a first silicon layer and an oxide layer disposed adjacent to the first silicon layer. Further included is a first doped layer disposed adjacent to the oxide layer with a first doping, and a second doped layer disposed adjacent to the first doped layer with, a second doping that is less than the first doping layer.
    Type: Application
    Filed: November 29, 2007
    Publication date: March 12, 2009
    Inventor: Bedabrata Pain
  • Patent number: 7471831
    Abstract: The present invention relates to a system and method for performing rapid and programmable analysis of data. The present invention relates to a reconfigurable detector comprising at least one array of a plurality of pixels, where each of the plurality of pixels can be selected to receive and read-out an input. The pixel array is divided into at least one pixel group for conducting a common predefined analysis. Each of the pixels has a programmable circuitry programmed with a dynamically configurable user-defined function to modify the input. The present detector also comprises a summing circuit designed to sum the modified input.
    Type: Grant
    Filed: January 16, 2004
    Date of Patent: December 30, 2008
    Assignee: California Institute of Technology
    Inventors: Greg Bearman, Michael J. Pelletier, Suresh Seshadri, Bedabrata Pain
  • Patent number: 7468501
    Abstract: A CMOS imager with increased linear dynamic range but without degradation in noise, responsivity, linearity, fixed-pattern noise, or photometric calibration comprises a linear calibrated dual gain pixel in which the gain is reduced after a pre-defined threshold level by switching in an additional capacitance. The pixel may include a novel on-pixel latch circuit that is used to switch in the additional capacitance.
    Type: Grant
    Filed: May 12, 2006
    Date of Patent: December 23, 2008
    Assignee: California Institute of Technology
    Inventor: Bedabrata Pain
  • Patent number: 7425460
    Abstract: A method for implementation of back-illuminated CMOS or CCD imagers. An oxide layer buried between silicon wafer and device silicon is provided. The oxide layer forms a passivation layer in the imaging structure. A device layer and interlayer dielectric are formed, and the silicon wafer is removed to expose the oxide layer.
    Type: Grant
    Filed: September 13, 2005
    Date of Patent: September 16, 2008
    Assignee: California Institute of Technology
    Inventor: Bedabrata Pain
  • Patent number: 7274815
    Abstract: An apparatus is disclosed for generating a three-dimensional (3-D) image of a scene illuminated by a pulsed light source (e.g. a laser or light-emitting diode). The apparatus, referred to as a phase-sensitive 3-D imaging camera utilizes a two-dimensional (2-D) array of photodetectors to receive light that is reflected or scattered from the scene and processes an electrical output signal from each photodetector in the 2-D array in parallel using multiple modulators, each having inputs of the photodetector output signal and a reference signal, with the reference signal provided to each modulator having a different phase delay. The output from each modulator is provided to a computational unit which can be used to generate intensity and range information for use in generating a 3-D image of the scene. The 3-D camera is capable of generating a 3-D image using a single pulse of light, or alternately can be used to generate subsequent 3-D images with each additional pulse of light.
    Type: Grant
    Filed: October 9, 2003
    Date of Patent: September 25, 2007
    Assignees: Sandia Corporation, California Institute of Technology
    Inventors: Colin L. Smithpeter, Eddie R. Hoover, Bedabrata Pain, Bruce R. Hancock, Robert O. Nellums
  • Patent number: 7268814
    Abstract: Imaging techniques and devices for performing time-delayed integration based on active pixel sensors. An integrator array is integrated on the chip with the active pixel sensors to perform correlated double sampling and the signal summing based switching capacitor banks.
    Type: Grant
    Filed: October 5, 2000
    Date of Patent: September 11, 2007
    Assignee: California Institute of Technology
    Inventors: Bedabrata Pain, Thomas J. Cunningham, Guang Yang, Monico Ortiz
  • Publication number: 20070187722
    Abstract: An imager apparatus and associated starting material are provided. In one embodiment, an imager is provided including a silicon layer of a first conductivity type acting as a junction anode. Such silicon layer is adapted to convert light to photoelectrons. Also included is a semiconductor well of a second conductivity type formed in the silicon layer for acting as a junction cathode. Still yet, a barrier is formed adjacent to the semiconductor well. In another embodiment, a starting material is provided including a first silicon layer and an oxide layer disposed adjacent to the first silocon layer. Also included is a second silicon layer disposed adjacent to the oxide layer opposite the first silicon layer. Such second silicon layer is further equipped with an associated passivation layer and/or barrier.
    Type: Application
    Filed: February 13, 2007
    Publication date: August 16, 2007
    Inventor: Bedabrata Pain
  • Patent number: 7235771
    Abstract: A multiple-step reset process and circuit for resetting a voltage stored on a photodiode of an imaging device. A first stage of the reset occurs while a source and a drain of a pixel source-follower transistor are held at ground potential and the photodiode and a gate of the pixel source-follower transistor are charged to an initial reset voltage having potential less that of a supply voltage. A second stage of the reset occurs after the initial reset voltage is stored on the photodiode and the gate of the pixel source-follower transistor and the source and drain voltages of the pixel source-follower transistor are released from ground potential thereby allowing the source and drain voltages of the pixel source-follower transistor to assume ordinary values above ground potential and resulting in a capacitive feed-through effect that increases the voltage on the photodiode to a value greater than the initial reset voltage.
    Type: Grant
    Filed: July 27, 2005
    Date of Patent: June 26, 2007
    Assignee: California Institute of Technology
    Inventors: Bedabrata Pain, Thomas J. Cunningham, Bruce R. Hancock
  • Publication number: 20070117254
    Abstract: Methods for bringing or exposing metal pads or traces to the backside of a backside-illuminated imager allow the pads or traces to reside on the illumination side for electrical connection. These methods provide a solution to a key packaging problem for backside thinned imagers. The methods also provide alignment marks for integrating color filters and microlenses to the imager pixels residing on the frontside of the wafer, enabling high performance multispectral and high sensitivity imagers, including those with extremely small pixel pitch. In addition, the methods incorporate a passivation layer for protection of devices against external contamination, and allow interface trap density reduction via thermal annealing. Backside-illuminated imagers with illumination side electrical connections are also disclosed.
    Type: Application
    Filed: November 15, 2006
    Publication date: May 24, 2007
    Inventor: Bedabrata Pain
  • Publication number: 20070012870
    Abstract: For a source-follower signal chain, the ohmic drop in the selection switch causes unacceptable voltage offset, non-linearity, and reduced small signal gain. For an op amp signal chain, the required bias current and the output noise rises rapidly with increasing the array format due to a rapid increase in the effective capacitance caused by the Miller effect boosting up the contribution of the bus capacitance. A new switched source-follower signal chain circuit overcomes limitations of existing op-amp based or source follower based circuits used in column multiplexers and data readout. This will improve performance of CMOS imagers, and focal plane read-out integrated circuits for detectors of infrared or ultraviolet light.
    Type: Application
    Filed: June 16, 2006
    Publication date: January 18, 2007
    Inventors: Bedabrata Pain, Bruce Hancock, Thomas Cunningham
  • Publication number: 20070007434
    Abstract: A CMOS imager with increased linear dynamic range but without degradation in noise, responsivity, linearity, fixed-pattern noise, or photometric calibration comprises a linear calibrated dual gain pixel in which the gain is reduced after a pre-defined threshold level by switching in an additional capacitance. The pixel may include a novel on-pixel latch circuit that is used to switch in the additional capacitance.
    Type: Application
    Filed: May 12, 2006
    Publication date: January 11, 2007
    Inventor: Bedabrata Pain