Patents by Inventor Bedabrata Pain

Bedabrata Pain has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20030133625
    Abstract: A centroid computation system is disclosed. The system has an imager array, a switching network, computation elements, and a divider circuit. The imager array has columns and rows of pixels. The switching network is adapted to receive pixel signals from the image array. The plurality of computation elements operates to compute inner products for at least x and y centroids. The plurality of computation elements has only passive elements to provide inner products of pixel signals the switching network. The divider circuit is adapted to receive the inner products and compute the x and y centroids.
    Type: Application
    Filed: January 3, 2003
    Publication date: July 17, 2003
    Applicant: California Institute of Technology
    Inventors: Bedabrata Pain, Chao Sun, Guang Yang, Thomas J. Cunningham, Bruce Hancock
  • Patent number: 6546148
    Abstract: Hardware circuit for median calculation in an active pixel sensor.
    Type: Grant
    Filed: July 14, 1998
    Date of Patent: April 8, 2003
    Assignee: California Institute of Technology
    Inventors: Orly Yadid-Pecht, Barmak Mansoorian, Bedabrata Pain
  • Publication number: 20030063817
    Abstract: An imaging system for identifying the location of the center of mass (“COM”) in an image. In one aspect, an imaging system includes a plurality of photosensitive elements arranged in a matrix. A center of mass circuit coupled to the photosensitive elements includes a resistive network and a normalization circuit including at least one bipolar transistor. The center of mass circuit identifies a center of mass location in the matrix and includes: a row circuit, where the row circuit identifies a center of mass row value in each row of the matrix and identifies a row intensity for each row; a horizontal circuit, where the horizontal circuit identifies a center of mass horizontal value; and a vertical circuit, where the vertical circuit identifies a center of mass vertical value. The horizontal and vertical center of mass values indicate the coordinates of the center of mass location for the image.
    Type: Application
    Filed: November 5, 2002
    Publication date: April 3, 2003
    Inventors: Orly Yadid-Pecht, Brad Minch, Bedabrata Pain, Eric Fossum
  • Publication number: 20030063818
    Abstract: An imaging system for identifying the location of the center of mass (“COM”) in an image. In one aspect, an imaging system includes a plurality of photosensitive elements arranged in a matrix. A center of mass circuit coupled to the photosensitive elements includes a resistive network and a normalization circuit including at least one bipolar transistor. The center of mass circuit identifies a center of mass location in the matrix and includes: a row circuit, where the row circuit identifies a center of mass row value in each row of the matrix and identifies a row intensity for each row; a horizontal circuit, where the horizontal circuit identifies a center of mass horizontal value; and a vertical circuit, where the vertical circuit identifies a center of mass vertical value. The horizontal and vertical center of mass values indicate the coordinates of the center of mass location for the image.
    Type: Application
    Filed: November 5, 2002
    Publication date: April 3, 2003
    Inventors: Orly Yadid-Pecht, Brad Minch, Bedabrata Pain, Eric Fossum
  • Patent number: 6519371
    Abstract: A centroid computation system is disclosed. The system has an imager array, a switching network, computation elements, and a divider circuit. The imager array has columns and rows of pixels. The switching network is adapted to receive pixel signals from the image array. The plurality of computation elements operates to compute inner products for at least x and y centroids. The plurality of computation elements has only passive elements to provide inner products of pixel signals the switching network. The divider circuit is adapted to receive the inner products and compute the x and y centroids.
    Type: Grant
    Filed: October 2, 2000
    Date of Patent: February 11, 2003
    Assignee: California Institute of Technology
    Inventors: Bedabrata Pain, Chao Sun, Guang Yang, Thomas J. Cunningham, Bruce Hancock
  • Publication number: 20020182788
    Abstract: The present invention provides a CMOS imager with a reset scheme, by which a CMOS imager generates a sub-kTC noise so that read noise does not depend on the sense node capacitance. By using a column feedback circuit, reset noise can be suppressed to a negligible amount so that photogate APS or CCD-like circuits can achieve noise performance to very efficient value. This scheme allows increasing sense node capacitance without increasing the noise and also achieves a large full-well value without sacrificing read noise performance. The feedback circuit in one of the embodiment of the present invention is located at the column side of the circuit. This design provides a minimal change to the pixel. As a result quantum efficiency or pixel size is not compromised. The present invention allows a CMOS imager to capture scene with high intra-scene contracts under low illumination with high dynamic range.
    Type: Application
    Filed: November 16, 2001
    Publication date: December 5, 2002
    Inventors: Bedabrata Pain, Thomas J. Cunningham, Bruce Hancock, Suresh Seshadri, Monico Ortiz
  • Patent number: 6476860
    Abstract: An imaging system for identifying the location of the center of mass (“COM”) in an image. In one aspect, an imaging system includes a plurality of photosensitive elements arranged in a matrix. A center of mass circuit coupled to the photosensitive elements includes a resistive network and a normalization circuit including at least one bipolar transistor. The center of mass circuit identifies a center of mass location in the matrix and includes: a row circuit, where the row circuit identifies a center of mass row value in each row of the matrix and identifies a row intensity for each row; a horizontal circuit, where the horizontal circuit identifies a center of mass horizontal value; and a vertical circuit, where the vertical circuit identifies a center of mass vertical value. The horizontal and vertical center of mass values indicate the coordinates of the center of mass location for the image.
    Type: Grant
    Filed: July 13, 1998
    Date of Patent: November 5, 2002
    Assignee: California Institute of Technology
    Inventors: Orly Yadid-Pecht, Brad Minch, Bedabrata Pain, Eric Fossum
  • Publication number: 20020121655
    Abstract: Active pixel sensors for a high quality imager are fabricated using a silicon-on-insulator (SOI) process by integrating the photodetectors on the SOI substrate and forming pixel readout transistors on the SOI thin-film. The technique can include forming silicon islands on a buried insulator layer disposed on a silicon substrate and selectively etching away the buried insulator layer over a region of the substrate to define a photodetector area. Dopants of a first conductivity type are implanted to form a signal node in the photodetector area and to form simultaneously drain/source regions for a first transistor in at least a first one of the silicon islands. Dopants of a second conductivity type are implanted to form drain/source regions for a second transistor in at least a second one of the silicon islands. Isolation rings around the photodetector also can be formed when dopants of the second conductivity type are implanted.
    Type: Application
    Filed: April 30, 2002
    Publication date: September 5, 2002
    Applicant: California Institute of Technology
    Inventors: Xinyu Zheng, Bedabrata Pain
  • Patent number: 6384413
    Abstract: An infrared imager, such as a spectrometer, includes multiple infrared photodetectors and readout circuits for reading out signals from the photodetectors. Each readout circuit includes a buffered direct injection input circuit including a differential amplifier with active feedback provided through an injection transistor. The differential amplifier includes a pair of input transistors, a pair of cascode transistors and a current mirror load. Photocurrent from a photodetector can be injected onto an integration capacitor in the readout circuit with high injection efficiency at high speed. A high speed, low noise, wide dynamic range linear infrared multiplexer array for reading out infrared detectors with large capacitances can be achieved even when short exposure times are used. The effect of image lag can be reduced.
    Type: Grant
    Filed: October 13, 1999
    Date of Patent: May 7, 2002
    Assignee: California Institute of Technology
    Inventor: Bedabrata Pain
  • Patent number: 6380572
    Abstract: Active pixel sensors for a high quality imager are fabricated using a silicon-on-insulator (SOI) process by integrating the photodetectors on the SOI substrate and forming pixel readout transistors on the SOI thin-film. The technique can include forming silicon islands on a buried insulator layer disposed on a silicon substrate and selectively etching away the buried insulator layer over a region of the substrate to define a photodetector area. Dopants of a first conductivity type are implanted to form a signal node in the photodetector area and to form simultaneously drain/source regions for a first transistor in at least a first one of the silicon islands. Dopants of a second conductivity type are implanted to form drain/source regions for a second transistor in at least a second one of the silicon islands. Isolation rings around the photodetector also can be formed when dopants of the second conductivity type are implanted.
    Type: Grant
    Filed: October 7, 1999
    Date of Patent: April 30, 2002
    Assignee: California Institute of Technology
    Inventors: Bedabrata Pain, Xinyu Zheng
  • Publication number: 20020047086
    Abstract: A leakage compensated snapshot imager provides a number of different aspects to prevent smear and other problems in a snapshot imager. The area where the imager is formed may be biased in a way that prevents photo carriers including electrons and holes from reaching a storage area. In addition, a number of different aspects may improve the efficiency. The capacitance per unit area of the storage area may be one, two or more orders of magnitude greater than the capacitance per-unit area of the photodiode. In addition, a ratio between photodiode capacitance and storage area capacitance is maintained larger than 0.7.
    Type: Application
    Filed: June 6, 2001
    Publication date: April 25, 2002
    Inventor: Bedabrata Pain
  • Patent number: 6373050
    Abstract: A circuit for reading out a signal from an infrared detector includes a current-mode background-signal subtracting circuit having a current memory which can be enabled to sample and store a dark level signal from the infrared detector during a calibration phase. The signal stored by the current memory is subtracted from a signal received from the infrared detector during an imaging phase. The circuit also includes a buffered direct injection input circuit and a differential voltage readout section. By performing most of the background signal estimation and subtraction in a current mode, a low gain can be provided by the buffered direct injection input circuit to keep the gain of the background signal relatively small, while a higher gain is provided by the differential voltage readout circuit. An array of such readout circuits can be used in an imager having an array of infrared detectors. The readout circuits can provide a high effective handling capacity.
    Type: Grant
    Filed: October 7, 1999
    Date of Patent: April 16, 2002
    Assignee: California Institute of Technology
    Inventors: Bedabrata Pain, Guang Yang, Chao Sun, Timothy J. Shaw, Chris J. Wrigley
  • Publication number: 20020036300
    Abstract: An image sensor includes pixels formed on a semiconductor substrate. Each pixel includes a photoactive region in the semiconductor substrate, a sense node, and a power supply node. A first electrode is disposed near a surface of the semiconductor substrate. A bias signal on the first electrode sets a potential in a region of the semiconductor substrate between the photoactive region and the sense node. A second electrode is disposed near the surface of the semiconductor substrate. A bias signal on the second electrode sets a potential in a region of the semiconductor substrate between the photoactive region and the power supply node.
    Type: Application
    Filed: October 26, 2001
    Publication date: March 28, 2002
    Applicant: California Institute of Technology, a California corporation
    Inventors: Bedabrata Pain, Chris Wrigley, Guang Yang, Orly Yadid-Pecht
  • Patent number: 6346700
    Abstract: A delta-doped hybrid advanced detector (HAD) is provided which combines at least four types of technologies to create a detector for energetic particles ranging in energy from hundreds of electron volts (eV) to beyond several million eV. The detector is sensitive to photons from visible light to X-rays. The detector is highly energy-sensitive from approximately 10 keV down to hundreds of eV. The detector operates with milliwatt power dissipation, and allows non-sequential readout of the array, enabling various advanced readout schemes.
    Type: Grant
    Filed: April 11, 2000
    Date of Patent: February 12, 2002
    Assignee: California Institute of Technology
    Inventors: Thomas J. Cunningham, Eric R. Fossum, Shouleh Nikzad, Bedabrata Pain, George A. Soli
  • Patent number: 6326230
    Abstract: An image sensor includes pixels formed on a semiconductor substrate. Each pixel includes a photoactive region in the semiconductor substrate, a sense node, and a power supply node. A first electrode is disposed near a surface of the semiconductor substrate. A bias signal on the first electrode sets a potential in a region of the semiconductor substrate between the photoactive region and the sense node. A second electrode is disposed near the surface of the semiconductor substrate. A bias signal on the second electrode sets a potential in a region of the semiconductor substrate between the photoactive region and the power supply node.
    Type: Grant
    Filed: January 5, 2000
    Date of Patent: December 4, 2001
    Assignee: California Institute of Technology
    Inventors: Bedabrata Pain, Chris Wrigley, Guang Yang, Orly Yadid-Pecht
  • Patent number: 6175383
    Abstract: A wide dynamic range image sensor provides individual pixel reset to vary the integration time of individual pixels. The integration time of each pixel is controlled by column and row reset control signals which activate a logical reset transistor only when both signals coincide for a given pixel.
    Type: Grant
    Filed: November 7, 1996
    Date of Patent: January 16, 2001
    Assignee: California Institute of Technology
    Inventors: Orly Yadid-Pecht, Bedabrata Pain, Eric R. Fossum
  • Patent number: 6124819
    Abstract: An analog-to-digital converter for on-chip focal-plane image sensor applications. The analog-to-digital converter utilizes a single charge integrating amplifier in a charge balancing architecture to implement successive approximation analog-to-digital conversion. This design requires minimal chip area and has high speed and low power dissipation for operation in the 2-10 bit range. The invention is particularly well suited to CMOS on-chip applications requiring many analog-to-digital converters, such as column-parallel focal-plane architectures.
    Type: Grant
    Filed: June 22, 1999
    Date of Patent: September 26, 2000
    Assignee: California Institute of Technology
    Inventors: Zhimin Zhou, Bedabrata Pain
  • Patent number: 6107619
    Abstract: A delta-doped hybrid advanced detector (HAD) is provided which combines at least four types of technologies to create a detector for energetic particles ranging in energy from hundreds of electron volts (eV) to beyond several million eV. The detector is sensitive to photons from visible light to X-rays. The detector is highly energy-sensitive from approximately 10 keV down to hundreds of eV. The detector operates with milliwatt power dissipation, and allows non-sequential readout of the array, enabling various advanced readout schemes.
    Type: Grant
    Filed: July 13, 1998
    Date of Patent: August 22, 2000
    Assignee: California Institute of Technology
    Inventors: Thomas J. Cunningham, Eric R. Fossum, Shouleh Nikzad, Bedabrata Pain, George A. Soli
  • Patent number: 6107618
    Abstract: Semiconductor imaging devices integrating an array of visible detectors and another array of infrared detectors into a single module to simultaneously detect both the visible and infrared radiation of an input image. The visible detectors and the infrared detectors may be formed either on two separate substrates or on the same substrate by interleaving visible and infrared detectors.
    Type: Grant
    Filed: July 13, 1998
    Date of Patent: August 22, 2000
    Assignee: California Institute of Technology
    Inventors: Eric R. Fossum, Bedabrata Pain
  • Patent number: 6057539
    Abstract: An image sensor operable to vary the output spatial resolution according to a received light level while maintaining a desired signal-to-noise ratio. Signals from neighboring pixels in a pixe patch with an adjustable size are added to increase both the image brightness and signal-to-noise ratio. One embodiment comprises a sensor array for receiving input signals, a frame memory array for temporarily storing a full frame, and an array of self-calibration column integrators for uniform column-parallel signal summation. The column integrators are capable of substantially canceling fixed pattern noise.
    Type: Grant
    Filed: June 1, 1999
    Date of Patent: May 2, 2000
    Assignee: California Institute of Technology
    Inventors: Zhimim Zhou, Eric R. Fossum, Bedabrata Pain