Patents by Inventor Dominique Savignac

Dominique Savignac has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 7397684
    Abstract: A semiconductor memory array for operation in a data storage system with at least one semiconductor memory chip for the storage of user data and one memory controller for control of the at least one semiconductor memory chip includes at least one unidirectional, serial signal line bus for control and address signals connected with the memory controller, directly connecting at least one semiconductor memory chip with the memory controller and serially connecting with each other the semiconductor memory chips among each other by 1-point-to-1-point connections.
    Type: Grant
    Filed: September 15, 2005
    Date of Patent: July 8, 2008
    Assignee: Infineon Technologies, AG
    Inventors: Hermann Ruckerbauer, Ralf Schledz, Johannes Stecker, Dominique Savignac, Georg Braun
  • Patent number: 7334150
    Abstract: A semiconductor memory module includes a plurality of semiconductor memory chips and bus signal lines that supply an incoming clock signal and incoming command and address signals to the semiconductor memory chips. A clock signal regeneration circuit and a register circuit are arranged on the semiconductor memory module in a common chip packing connected to the bus signal lines. The clock signal regeneration circuit and the register circuit respectively condition the incoming clock signal and temporarily store the incoming command and address signals, respectively multiply the conditioned clock signal and the temporarily stored command and address signals by a factor of 1:X, and respectively supply to the semiconductor memory chips the conditioned clock signal and the temporarily stored command and address signals.
    Type: Grant
    Filed: December 3, 2004
    Date of Patent: February 19, 2008
    Assignee: Infineon Technologies AG
    Inventors: Hermann Ruckerbauer, Abdallah Bacha, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Publication number: 20080002515
    Abstract: A memory contains memory cells and is clock-controlled on the basis of a basic clock signal at the frequency fc, wherein a chosen memory cell is accessed by closing an addressed column selection switch. The memory has a pulse generator to produce a column selection pulse which closes the addressed column selection switch, wherein the pulse generator contains a first pulse timer for prescribing a fixed time Tf for the length Txof the column selection pulse and a second pulse timer for prescribing a frequency-dependent time Tv, which is proportional to the clock signal period Tc=1/fc, for the length of the column selection pulse.
    Type: Application
    Filed: June 25, 2007
    Publication date: January 3, 2008
    Inventors: Helmut Schneider, Dominique Savignac
  • Publication number: 20070195505
    Abstract: A memory module device includes a printed circuit board, a plurality of memory modules and a buffer module. Lines are provided in or on the printed circuit board to connect the buffer module to the memory modules. The memory modules are combined at least partially to form memory module stacks.
    Type: Application
    Filed: February 21, 2006
    Publication date: August 23, 2007
    Inventors: Dominique Savignac, Peter Gregorius, Hermann Ruckerbauer, Simon Muff
  • Publication number: 20070153601
    Abstract: An integrated circuit comprises a bit line pair having two bit lines, a sense amplifier having at least one transistor, the sense amplifier amplifying a charge difference between the bit lines of the bit line pair; and a control unit connected to a substrate terminal of the at least one transistor, the control unit applying a substrate potential dependent on an operating state of the integrated circuit to the substrate of the at least one transistor.
    Type: Application
    Filed: December 4, 2006
    Publication date: July 5, 2007
    Inventors: Dominique Savignac, Helmut Schneider
  • Publication number: 20070058408
    Abstract: A semiconductor memory array for operation in a data storage system with at least one semiconductor memory chip for the storage of user data and one memory controller for control of the at least one semiconductor memory chip includes at least one unidirectional, serial signal line bus for control and address signals connected with the memory controller, directly connecting at least one semiconductor memory chip with the memory controller and serially connecting with each other the semiconductor memory chips among each other by 1-point-to-1-point connections.
    Type: Application
    Filed: September 15, 2005
    Publication date: March 15, 2007
    Inventors: Hermann Ruckerbauer, Ralf Schledz, Johannes Stecker, Dominique Savignac, Georg Braun
  • Publication number: 20070061671
    Abstract: A method for transferring data into a data memory using a data protocol is presented. The data memory is an error correction code (ECC) memory or a non-error correction code memory. The data protocol has different frames. When data are written into an ECC memory, the protocol includes a data mask frame in which the data mask bits are replaced by ECC bits. The method is designed such that ECC and non-ECC DRAMs can be established with the same protocol and at least a similar architecture.
    Type: Application
    Filed: August 30, 2005
    Publication date: March 15, 2007
    Inventors: Paul Wallner, Dominique Savignac, Christian Sichert, Thomas Hein
  • Patent number: 7180821
    Abstract: One embodiment of the present invention provides to a memory device adapted to receive data according to a write clock signal and to output data according to a read clock signal, comprising a clock port configured to output the read clock signal and to receive the write clock signal and a serial bidirectional driver configured to output the read clock signal via the clock port and to receive the write clock signal via the clock port simultaneously.
    Type: Grant
    Filed: September 30, 2004
    Date of Patent: February 20, 2007
    Assignee: Infineon Technologies AG
    Inventors: Hermann Ruckerbauer, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Publication number: 20070033489
    Abstract: A semiconductor memory device includes semiconductor memory cells with at least one memory cell capable of acting either in a first mode, wherein it functions as a storage device for ECC information, or in a second mode, wherein it functions as either as a redundant memory cell or a as a cell storing ordinary information. The semiconductor memory device further includes a signal control device for signaling if the at least one memory cell is to be used either in the first mode or in the second mode. A method of operating a semiconductor memory device is also provided including the steps of registering a status of a signal device and, depending on the status of the signal device, operating the at least one memory cell either in the first mode or in either of the selected second modes.
    Type: Application
    Filed: July 24, 2006
    Publication date: February 8, 2007
    Inventors: Hermann RUCKERBAUER, Dominique SAVIGNAC, Ralf SCHLEDZ, Christian SICHERT, Yukio FUKUZO
  • Publication number: 20070033487
    Abstract: A semiconductor memory device including semiconductor memory cells with at least one memory cell capable of either acting as a storage device for ECC information or of acting as a redundant memory cell is provided. The semiconductor memory device further includes a signal control device for signaling if the at least one memory cell is to be used either as a storage device or as a redundant memory cell. A method of operating a semiconductor memory device is also provided including the steps of registering a status of a signal device and, depending on the status of the signal device, operating the at least one memory cell either as a storing device for ECC information or as a redundant memory cell.
    Type: Application
    Filed: July 15, 2005
    Publication date: February 8, 2007
    Inventors: Hermann Ruckerbauer, Dominique Savignac
  • Patent number: 7173877
    Abstract: The present invention relates to a memory system having a memory device with two clock lines. One embodiment of the present invention provides a memory system comprising at least one memory device, a memory controller to control operation of the memory device, a first clock line which extends from a write clock output of the memory controller to a clock port of the memory device to provide a clock signal to the memory device, and a second clock line which extends from the clock port of the memory device to a read clock input of the memory controller to forward the clock signal applied to the clock port of the memory device back to a read clock input of the memory controller. The memory device may further comprise a synchronization circuit adapted to receive the clock signal from the memory controller and to, provide an output data synchronized to the forwarded clock signal.
    Type: Grant
    Filed: September 30, 2004
    Date of Patent: February 6, 2007
    Assignee: Infineon Technologies AG
    Inventors: Hermann Ruckerbauer, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Publication number: 20070023898
    Abstract: Embodiments provide for integrated circuit chip and device having such an integrated circuit, in which different types of pads are arranged in separate rows. In one embodiment the pads are intelligently arranged to reduce the loop inductance of corresponding signal and power supply bond wires.
    Type: Application
    Filed: July 29, 2005
    Publication date: February 1, 2007
    Inventors: Minka Gospodinova, Jochen Thomas, Dominique Savignac
  • Patent number: 7072233
    Abstract: In the method for modifying a default time duration between an execution instant of a second operation and an earlier execution instant of a first operation executed earlier in a memory element, wherein the memory element is operable in a test operation mode and a normal operation mode, at first a real time duration in the memory element is determined and provided during the test operation mode, wherein the real time duration is chosen so that a performance parameter of the memory element, when using the real time duration between the execution instants of the first and second operations, improves over a situation in which the default time duration between the execution instants of the first and second operations is used. Then, the default time duration is changed in direction of the real time duration during the test operation mode to obtain a modified default time duration.
    Type: Grant
    Filed: May 21, 2004
    Date of Patent: July 4, 2006
    Assignee: Infineon Technologies AG
    Inventors: Ruediger Brede, Dominique Savignac, Helmut Fischer
  • Publication number: 20060129740
    Abstract: One embodiment of the present invention provides a memory device comprising a plurality of sets of memory banks, wherein each memory bank includes a memory array and is adapted to be read out in a data access; a plurality of internal data buses and a plurality of internal command and address buses connected to the plurality of sets of memory banks, respectively, such that each set of memory banks is associated with one of the internal data buses and one of the internal command and address buses; a command and address port for receiving command and address data from outside; and a command and address unit to direct the received command and address data to one of the sets of memory banks via the associated command and address bus, depending on the address data; and a data output unit for receiving data read out from one set of memory banks via the respective internal data bus in the data access and for serially outputting the received data.
    Type: Application
    Filed: December 13, 2004
    Publication date: June 15, 2006
    Inventors: Hermann Ruckerbauer, Christian Sichert, Dominique Savignac
  • Publication number: 20060123265
    Abstract: A semiconductor memory module includes a plurality of semiconductor memory chips and bus signal lines that supply an incoming clock signal and incoming command and address signals to the semiconductor memory chips. A clock signal regeneration circuit and a register circuit are arranged on the semiconductor memory module in a common chip packing connected to the bus signal lines. The clock signal regeneration circuit and the register circuit respectively condition the incoming clock signal and temporarily store the incoming command and address signals, respectively multiply the conditioned clock signal and the temporarily stored command and address signals by a factor of 1:X, and respectively supply to the semiconductor memory chips the conditioned clock signal and the temporarily stored command and address signals.
    Type: Application
    Filed: December 3, 2004
    Publication date: June 8, 2006
    Inventors: Hermann Ruckerbauer, Abdallah Bacha, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Publication number: 20060112230
    Abstract: The present invention relates to an integrated memory device including: memory cells arranged at wordlines and bitlines, wherein the memory cells are addressable in sets of 2n bit, wherein n is an integer, a pre-fetch read unit to pre-fetch an addressed set of 2n data bit in parallel from the addressed memory area, buffer memory to buffer the number of pre-fetched data bits; a number m of output ports to output the data bits buffered in the buffer memory; an output controller for controlling the outputting of the data bits buffered in the buffer memory to the number m of output ports in groups of m bits in one or a plurality of successive cycles, characterized in that the number m of output ports is different to any of the possible numbers 2n of the sets of addressable memory cells.
    Type: Application
    Filed: November 24, 2004
    Publication date: May 25, 2006
    Inventors: Christian Sichert, Hermann Ruckerbauer, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Patent number: 7050340
    Abstract: A semiconductor memory system for the transfer of write and read data signals among interface circuits includes at least one memory device, a memory controller unit and, optionally, a register unit of a semiconductor memory system, wherein the data signals are each transferred in signal bursts of a specific burst length. The system is characterized in that a number of additional bits extending the burst length are transferred together with at least every nth signal burst.
    Type: Grant
    Filed: November 15, 2004
    Date of Patent: May 23, 2006
    Assignee: Infineon Technologies, AG
    Inventors: Hermann Ruckerbauer, Dominique Savignac, Christian Sichert, Peter Gregorius, Paul Wallner
  • Publication number: 20060104132
    Abstract: A semiconductor memory system for the transfer of write and read data signals among interface circuits includes at least one memory device, a memory controller unit and, optionally, a register unit of a semiconductor memory system, wherein the data signals are each transferred in signal bursts of a specific burst length. The system is characterized in that a number of additional bits extending the burst length are transferred together with at least every nth signal burst.
    Type: Application
    Filed: November 15, 2004
    Publication date: May 18, 2006
    Inventors: Hermann Ruckerbauer, Dominique Savignac, Christian Sichert, Peter Gregorius, Paul Wallner
  • Publication number: 20060067157
    Abstract: The present invention relates to a memory system having a memory device with two clock lines. One embodiment of the present invention provides a memory system comprising at least one memory device, a memory controller to control operation of the memory device, a first clock line which extends from a write clock output of the memory controller to a clock port of the memory device to provide a clock signal to the memory device, and a second clock line which extends from the clock port of the memory device to a read clock input of the memory controller to forward the clock signal applied to the clock port of the memory device back to a read clock input of the memory controller. The memory device may further comprise a synchronization circuit adapted to receive the clock signal from the memory controller and to, provide an output data synchronized to the forwarded clock signal.
    Type: Application
    Filed: September 30, 2004
    Publication date: March 30, 2006
    Inventors: Hermann Ruckerbauer, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Publication number: 20060067156
    Abstract: One embodiment of the present invention provides to a memory device adapted to receive data according to a write clock signal and to output data according to a read clock signal, comprising a clock port configured to output the read clock signal and to receive the write clock signal and a serial bidirectional driver configured to output the read clock signal via the clock port and to receive the write clock signal via the clock port simultaneously.
    Type: Application
    Filed: September 30, 2004
    Publication date: March 30, 2006
    Inventors: Hermann Ruckerbauer, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner