Patents by Inventor Gerben Doornbos

Gerben Doornbos has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 11569244
    Abstract: A memory cell comprises a nanowire structure comprising a channel region and source/drain regions of a transistor. The nanowire structure also comprises as first conductor of a capacitive device as a vertical extension of the nanowire structure.
    Type: Grant
    Filed: March 12, 2021
    Date of Patent: January 31, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Gerben Doornbos, Marcus Johannes Henricus Van Dal
  • Patent number: 11557726
    Abstract: Provided herein are wafers that can be used to align carbon nanotubes, as well as methods of making and using the same. Such wafers include alignment areas that have four sides and a surface charge, where the alignment areas are surrounded by areas that have a surface charge of a different polarity. Methods of the disclosure may include depositing and selectively etching a number of hardmasks on a substrate. The described methods may also include depositing a carbon nanotube on such a wafer.
    Type: Grant
    Filed: October 12, 2020
    Date of Patent: January 17, 2023
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Timothy Vasen, Marcus Johannes Henricus Van Dal, Gerben Doornbos, Matthias Passlack
  • Patent number: 11557678
    Abstract: A transistor includes a first gate electrode, a composite channel layer, a first gate dielectric layer, and source/drain contacts. The composite channel layer is over the first gate electrode and includes a first capping layer, a crystalline semiconductor oxide layer, and a second capping layer stacked in sequential order. The first gate dielectric layer is located between the first gate electrode and the composite channel layer. The source/drain contacts are disposed on the composite channel layer.
    Type: Grant
    Filed: October 22, 2020
    Date of Patent: January 17, 2023
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Marcus Johannes Henricus Van Dal, Blandine Duriez, Georgios Vellianitis, Gerben Doornbos, Mauricio Manfrini
  • Publication number: 20220393033
    Abstract: Semiconductor structures and methods for manufacturing the same are provided. The semiconductor structure includes an interconnect structure and an electrode layer formed over the interconnect structure. The semiconductor structure also includes a gate dielectric layer formed over the electrode layer and an oxide semiconductor layer formed over the gate dielectric layer. The semiconductor structure also includes an indium-containing feature covering a surface of the oxide semiconductor layer and a source/drain contact formed over the indium-containing feature.
    Type: Application
    Filed: September 3, 2021
    Publication date: December 8, 2022
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Marcus Johannes Henricus VAN DAL, Gerben DOORNBOS, Georgios VELLIANITIS, Mauricio MANFRINI
  • Publication number: 20220384584
    Abstract: A semiconductor device and a manufacturing method thereof are provided. The semiconductor device has a semiconductor layer and a gate structure located on the semiconductor layer. The semiconductor device has source and drain terminals disposed on the semiconductor layer, and a binary oxide layer located between the semiconductor layer and the source and drain terminals.
    Type: Application
    Filed: July 31, 2022
    Publication date: December 1, 2022
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Georgios Vellianitis, Gerben Doornbos, Marcus Johannes Henricus Van Dal
  • Publication number: 20220376078
    Abstract: Semiconductor devices and methods of forming the same are provided. A semiconductor device according to the present disclosure includes a ferroelectric structure including a channel region and a source/drain region, a gate dielectric layer disposed over the channel region of the ferroelectric structure, a gate electrode disposed on the gate dielectric layer, and a source/drain contact disposed on the source/drain region of the ferroelectric structure. The ferroelectric structure includes gallium nitride, indium nitride, or indium gallium nitride. The ferroelectric structure is doped with a dopant.
    Type: Application
    Filed: July 20, 2022
    Publication date: November 24, 2022
    Inventors: Gerben Doornbos, Marcus Johannes Henricus van Dal, Georgios Vellianitis
  • Publication number: 20220376075
    Abstract: A transistor may be provided by forming, in a forward order or in a reverse order, a gate electrode, a semiconducting metal oxide liner, a gate dielectric, and an active layer over a substrate, and by forming a source electrode and a drain electrode on end portions of the active layer. The semiconducting metal oxide liner comprises a thin semiconducting metal oxide material that functions as a hydrogen barrier material.
    Type: Application
    Filed: September 27, 2021
    Publication date: November 24, 2022
    Inventors: Mauricio MANFRINI, Marcus Johannes Henricus Van Dal, Georgios Vellianitis, Gerben Doornbos
  • Publication number: 20220367666
    Abstract: Semiconductor devices and methods of forming the same are provided. A semiconductor device according to the present disclosure includes a first gate electrode, a ferroelectric insulating layer over the first gate electrode, a semiconductor member over the ferroelectric insulating layer, a gate dielectric layer over the semiconductor member, and a second gate electrode over the gate dielectric layer.
    Type: Application
    Filed: July 26, 2022
    Publication date: November 17, 2022
    Inventors: Marcus Johannes Henricus van Dal, Gerben Doornbos, Georgios Vellianitis
  • Publication number: 20220367824
    Abstract: In a method of forming a gate-all-around field effect transistor (GAA FET), a bottom support layer is formed over a substrate and a first group of carbon nanotubes (CNTs) are disposed over the bottom support layer. A first support layer is formed over the first group of CNTs and the bottom support layer such that the first group of CNTs are embedded in the first support layer. A second group of carbon nanotubes (CNTs) are disposed over the first support layer. A second support layer is formed over the second group of CNTs and the first support layer such that the second group of CNTs are embedded in the second support layer. A fin structure is formed by patterning at least the first support layer and the second support layer.
    Type: Application
    Filed: July 27, 2022
    Publication date: November 17, 2022
    Inventors: Timothy VASEN, Mark VAN DAL, Gerben DOORNBOS, Matthias PASSLACK
  • Publication number: 20220359009
    Abstract: A memory device is provided, which may include a first electrode, a memory layer stack including at least one semiconducting metal oxide layer and at least one hydrogen-containing metal layer, and a second electrode. A semiconductor device is provided, which may include a semiconducting metal oxide layer containing a source region, a drain region, and a channel region, a hydrogen-containing metal layer located on a surface of the channel region, and a gate electrode located on the hydrogen-containing metal layer. Each hydrogen-containing metal layer may include at least one metal selected from platinum, iridium, osmium, and ruthenium at an atomic percentage that is at least 90%, and may include hydrogen atoms at an atomic percentage in a range from 0.001% to 10%. Hydrogen atoms may be reversibly impregnated into a respective semiconducting metal oxide layer to change resistivity and to encode a memory bit.
    Type: Application
    Filed: July 25, 2022
    Publication date: November 10, 2022
    Inventors: Marcus Johannes Henricus VAN DAL, Gerben DOORNBOS, Georgios VELLIANITIS, Blandine DURIEZ, Mauricio MANFRINI
  • Publication number: 20220352320
    Abstract: Various strained channel transistors are disclosed herein. An exemplary semiconductor device includes a substrate and a fin structure disposed over the substrate. The fin structure includes a first epitaxial layer disposed on the substrate, a second epitaxial layer disposed on the first epitaxial layer, and a third epitaxial layer disposed on the second epitaxial layer. The second epitaxial layer includes a relaxed transversal stress component and a longitudinal compressive stress component, and the third epitaxial layer has uni-axial strain. A gate structure is disposed on a channel region of the fin structure, such that the gate structure interposes a source region and a drain region of the fin structure.
    Type: Application
    Filed: July 7, 2022
    Publication date: November 3, 2022
    Inventors: MARK VAN DAL, GERBEN DOORNBOS, GEORGIOS VELLIANITIS, TSUNG-LIN LEE, FENG YUAN
  • Patent number: 11482609
    Abstract: Semiconductor devices and methods of forming the same are provided. A semiconductor device according to the present disclosure includes a ferroelectric structure including a channel region and a source/drain region, a gate dielectric layer disposed over the channel region of the ferroelectric structure, a gate electrode disposed on the gate dielectric layer, and a source/drain contact disposed on the source/drain region of the ferroelectric structure. The ferroelectric structure includes gallium nitride, indium nitride, or indium gallium nitride. The ferroelectric structure is doped with a dopant.
    Type: Grant
    Filed: May 29, 2020
    Date of Patent: October 25, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Gerben Doornbos, Marcus Johannes Henricus van Dal, Georgios Vellianitis
  • Publication number: 20220336654
    Abstract: A semiconductor device includes a gate-all-around field effect transistor (GAA FET). The GAA FET includes channel regions made of a first semiconductor material disposed over a bottom fin layer made of a second semiconductor material, and a source/drain region made of a third semiconductor material. The first semiconductor material is Si1-xGex, where 0.9?x?1.0, and the second semiconductor material is Si1-yGey, where y<x and 0.3?y?0.7.
    Type: Application
    Filed: July 1, 2022
    Publication date: October 20, 2022
    Inventors: Georgios VELLIANITIS, Gerben DOORNBOS, Marcus VAN DAL
  • Publication number: 20220336675
    Abstract: A transistor includes a gate electrode, a gate dielectric located over the gate electrode, a channel layer that includes an oxide semiconductor material and that is located over the gate dielectric, a buffer located to cover at least a portion of the channel layer, and source/drain contacts disposed on the buffer. The buffer includes a material that receives hydrogen. A method for manufacturing the transistor is also provided.
    Type: Application
    Filed: April 19, 2021
    Publication date: October 20, 2022
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Georgios VELLIANITIS, Marcus Johannes Henricus VAN DAL, Gerben DOORNBOS
  • Publication number: 20220336679
    Abstract: A semiconductor structure includes a channel layer including an oxide semiconductor material, source/drain contacts disposed below the channel layer, and barrier regions that are in contact with the channel layer and that surround the source/drain contacts, respectively. Each of the barrier regions includes a material that receives hydrogen. A method for manufacturing the semiconductor structure is also provided.
    Type: Application
    Filed: April 19, 2021
    Publication date: October 20, 2022
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Gerben DOORNBOS, Marcus Johannes Henricus VAN DAL, Mauricio MANFRINI, Georgios VELLIANITIS
  • Publication number: 20220336678
    Abstract: A semiconductor device includes a channel layer, source/drain contacts, and first barrier liners. The channel layer includes an oxide semiconductor material. The source/drain contacts are disposed in electrical contact with the channel layer. The first barrier liners surround the source/drain contacts, respectively, and include a hydrogen barrier material so as to prevent hydrogen from diffusion through the first barrier liners to the channel layer.
    Type: Application
    Filed: April 19, 2021
    Publication date: October 20, 2022
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Marcus Johannes Henricus VAN DAL, Gerben DOORNBOS, Georgios VELLIANITIS, Mauricio MANFRINI
  • Publication number: 20220336477
    Abstract: A semiconductor device includes a gate electrode, a channel layer, and a ferroelectric layer. The ferroelectric layer includes a monocrystalline region located between the gate electrode and the channel layer to serve as a gate dielectric, and a polycrystalline region located at an edge of the gate electrode. A method for manufacturing the semiconductor device is also disclosed.
    Type: Application
    Filed: April 16, 2021
    Publication date: October 20, 2022
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Marcus Johannes Henricus VAN DAL, Georgios VELLIANITIS, Gerben DOORNBOS
  • Patent number: 11450748
    Abstract: A semiconductor device and a manufacturing method thereof are provided. The semiconductor device has a semiconductor layer and a gate structure located on the semiconductor layer. The semiconductor device has source and drain terminals disposed on the semiconductor layer, and a binary oxide layer located between the semiconductor layer and the source and drain terminals.
    Type: Grant
    Filed: November 4, 2020
    Date of Patent: September 20, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Georgios Vellianitis, Gerben Doornbos, Marcus Johannes Henricus Van Dal
  • Patent number: 11437594
    Abstract: In a method of forming a gate-all-around field effect transistor (GAA FET), a bottom support layer is formed over a substrate and a first group of carbon nanotubes (CNTs) are disposed over the bottom support layer. A first support layer is formed over the first group of CNTs and the bottom support layer such that the first group of CNTs are embedded in the first support layer. A second group of carbon nanotubes (CNTs) are disposed over the first support layer. A second support layer is formed over the second group of CNTs and the first support layer such that the second group of CNTs are embedded in the second support layer. A fin structure is formed by patterning at least the first support layer and the second support layer.
    Type: Grant
    Filed: July 27, 2020
    Date of Patent: September 6, 2022
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING CO., LTD.
    Inventors: Timothy Vasen, Mark Van Dal, Gerben Doornbos, Matthias Passlack
  • Patent number: 11430512
    Abstract: A memory device is provided, which may include a first electrode, a memory layer stack including at least one semiconducting metal oxide layer and at least one hydrogen-containing metal layer, and a second electrode. A semiconductor device is provided, which may include a semiconducting metal oxide layer containing a source region, a drain region, and a channel region, a hydrogen-containing metal layer located on a surface of the channel region, and a gate electrode located on the hydrogen-containing metal layer. Each hydrogen-containing metal layer may include at least one metal selected from platinum, iridium, osmium, and ruthenium at an atomic percentage that is at least 90%, and may include hydrogen atoms at an atomic percentage in a range from 0.001% to 10%. Hydrogen atoms may be reversibly impregnated into a respective semiconducting metal oxide layer to change resistivity and to encode a memory bit.
    Type: Grant
    Filed: April 13, 2021
    Date of Patent: August 30, 2022
    Assignee: Taiwan Semiconductor Manufacturing Company Limited
    Inventors: Marcus Johannes Henricus Van Dal, Gerben Doornbos, Georgios Vellianitis, Blandine Duriez, Mauricio Manfrini