Patents by Inventor James Pan

James Pan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20110012174
    Abstract: A trench-gate field effect transistor includes trenches extending into a silicon region of a first conductivity type, and a gate electrodes in each trench. Body regions of second conductivity type extend over the silicon region between adjacent trenches. Each body region forms a PN junction with the silicon region. A gate dielectric layer lines at least upper sidewalls of each trench, and insulates the gate electrode from the body region. Source regions of the first conductivity flank the trenches. A silicon-germanium region vertically extends through each source region and through a corresponding body region, and terminates within the corresponding body region before reaching the PN junction.
    Type: Application
    Filed: September 27, 2010
    Publication date: January 20, 2011
    Inventors: James Pan, Qi Wang
  • Publication number: 20100320534
    Abstract: A semiconductor structure which includes a shielded gate FET is formed as follows. A plurality of trenches is formed in a semiconductor region using a mask. The mask includes (i) a first insulating layer over a surface of the semiconductor region, (ii) a first oxidation barrier layer over the first insulating layer, and (iii) a second insulating layer over the first oxidation barrier layer. A shield dielectric is formed extending along at least lower sidewalls of each trench. A thick bottom dielectric (TBD) is formed along the bottom of each trench. The first oxidation barrier layer prevents formation of a dielectric layer along the surface of the semiconductor region during formation of the TBD. A shield electrode is formed in a bottom portion of each trench. A gate electrode is formed over the shield electrode in each trench.
    Type: Application
    Filed: August 27, 2010
    Publication date: December 23, 2010
    Inventors: James Pan, Christopher Lawrence Rexer
  • Publication number: 20100296540
    Abstract: The CMOS field effect transistors, used in microprocessors and other digital VLSI circuits, face major challenges such as thin gate dielectrics leakage and scaling limits, severe short channel effects, limited performance improvement with scaling, complicated fabrication process with added special techniques, and surface mobility degradation. This disclosure proposes a new CMOS-compatible optoelectronic transistor. The current is much higher than the MOS transistors, due to the high carrier mobility with bulk transportation. The optoelectronic transistors are scalable to the sub-nanometer ranges without short channel effects. It is also suitable for low power applications and ULSI circuits. The new transistor consists of a laser or LED diode as drain or source, and a photo sensor diode (avalanche photo diode) as source or drain.
    Type: Application
    Filed: May 22, 2009
    Publication date: November 25, 2010
    Inventor: James Pan
  • Patent number: 7825465
    Abstract: A trench-gate field effect transistor includes trenches extending into a silicon region of a first conductivity type, and a gate electrodes in each trench. Body regions of second conductivity type extend over the silicon region between adjacent trenches. Each body region forms a first PN junction with the silicon region, and each body region includes a silicon-germanium layer of the second conductivity type laterally extending between adjacent trenches. Source regions of the first conductivity flank the trenches, and each source region forms a second PN junction with one of the body regions. Channel regions extend in the body regions along sidewalls of the trenches between the source regions and a bottom surface of the body regions. The silicon-germanium layers extend into corresponding channel regions to thereby reduce the channel resistance.
    Type: Grant
    Filed: December 8, 2008
    Date of Patent: November 2, 2010
    Assignee: Fairchild Semiconductor Corporation
    Inventors: James Pan, Qi Wang
  • Publication number: 20100258866
    Abstract: A method of forming a field effect transistor (FET) includes the following steps. A pair of trenches extending into a semiconductor region of a first conductivity type is formed. A shield electrode is formed in a lower portion of each trench. A gate electrode is formed in an upper portion of each trench over but insulated from the shield electrode. First and second well regions of a second conductivity type are formed in the semiconductor region between the pair of trenches such that the first and second well regions are vertically spaced from one another and laterally abut sidewalls of the pair of trenches. The gate electrode and the first shield electrode are formed relative to the first and second well regions such that a channel is formed in each of the first and second well regions when the FET is biased in the on state.
    Type: Application
    Filed: June 24, 2010
    Publication date: October 14, 2010
    Inventor: James Pan
  • Publication number: 20100252876
    Abstract: With simply applying the gate voltage, the transistor will start sending out oscillating signals, working like a semiconductor “engine”. A special MOS field effect transistor (FET) includes an extended lightly doped drain and an intrinsic undoped or very lightly doped “gap” between the gate and the heavily doped source. The gap needs to be specially engineered so that the transistor is not always turned on by the MOSFET gate voltage, but will be turned on by the carriers from the forward-biased channel-drain junction diode. Oscillation occurs to the drain current (or voltage) when a suitable gate voltage is applied, due to the repeated back and forth actions of deep depletion in the transistor well and forward bias of the drain-well p-n junction diode. By forming a second spacer gate on one side of the main gate, the device can be used as a non-volatile memory, with the charges stored at the dielectrics / silicon interface, which can significantly impact the oscillating for the READ operation of a memory.
    Type: Application
    Filed: April 6, 2009
    Publication date: October 7, 2010
    Inventor: James Pan
  • Patent number: 7807576
    Abstract: A semiconductor structure which includes a trench gate FET is formed as follows. A plurality of trenches is formed in a semiconductor region using a mask. The mask includes (i) a first insulating layer over a surface of the semiconductor region, (ii) a first oxidation barrier layer over the first insulating layer, and (iii) a second insulating layer over the first oxidation barrier layer. A thick bottom dielectric (TBD) is formed along the bottom of each trench. The first oxidation barrier layer prevents formation of a dielectric layer along the surface of the semiconductor region during formation of the TBD.
    Type: Grant
    Filed: June 20, 2008
    Date of Patent: October 5, 2010
    Assignee: Fairchild Semiconductor Corporation
    Inventor: James Pan
  • Publication number: 20100238743
    Abstract: This disclosure describes a new semiconductor non-volatile memory that can be potentially faster than DRAM and FLASH, and the manufacturing cost can be lower than SRAM, which is volatile. It is possible to fabricate an ULSI microprocessor and this type of new memory array in the same chip—realizing the “embedded” process. There are a CMOS transistor and latched-up Bipolar transistors (A thyristor) in the device. The fast read, write and erase operations are done by charging the MOS gate capacitor interface and sensing the latch-up voltage of the thyristor. The latch-up voltage of the thyristor is reduced for the additional MOSFET current during the write process, causing early avalanche breakdown and the latch-up of the bipolar transistors. The semiconductor memory can be fabricated as a planar device or a vertical device.
    Type: Application
    Filed: March 23, 2009
    Publication date: September 23, 2010
    Inventor: James Pan
  • Patent number: 7772668
    Abstract: A field effect transistor (FET) includes a pair of trenches extending into a semiconductor region. Each trench includes a first shield electrode in a lower portion of the trench and a gate electrode in an upper portion of the trench over but insulated from the shield electrode. First and second well regions of a first conductivity type laterally extend in the semiconductor region between the pair of trenches and abut sidewalls of the pair of trenches. The first and second well regions are vertically spaced from one another by a first drift region of a second conductivity type. The gate electrode and the first shield electrode are positioned relative to the first and second well regions such that a channel is formed in each of the first and second well regions when the FET is biased in the on state.
    Type: Grant
    Filed: December 26, 2007
    Date of Patent: August 10, 2010
    Assignee: Fairchild Semiconductor Corporation
    Inventor: James Pan
  • Patent number: 7718770
    Abstract: The present invention is directed to novel polypeptides and to nucleic acid molecules encoding those polypeptides. Also provided herein are vectors and host cells comprising those nucleic acid sequences, chimeric polypeptide molecules comprising the polypeptides of the present invention fused to heterologous polypeptide sequences, antibodies which bind to the polypeptides of the present invention and to methods for producing the polypeptides of the present invention.
    Type: Grant
    Filed: June 26, 2002
    Date of Patent: May 18, 2010
    Assignee: Genentech, Inc.
    Inventors: Kevin P. Baker, Jian Chen, Luc Desnoyers, Audrey Goddard, Paul J. Godowski, Austin L. Gurney, James Pan, Victoria Smith, Colin K. Watanabe, William I. Wood, Zemin Zhang
  • Patent number: 7696319
    Abstract: The present invention is directed to novel polypeptides and to nucleic acid molecules encoding those polypeptides. Also provided herein are vectors and host cells comprising those nucleic acid sequences, chimeric polypeptide molecules comprising the polypeptides of the present invention fused to heterologous polypeptide sequences, antibodies which bind to the polypeptides of the present invention and to methods for producing the polypeptides of the present invention.
    Type: Grant
    Filed: June 25, 2002
    Date of Patent: April 13, 2010
    Assignee: Genentech, Inc.
    Inventors: Kevin P. Baker, Jian Chen, Luc Desnoyers, Audrey Goddard, Paul J. Godowski, Austin L. Gurney, James Pan, Victoria Smith, Colin K. Watanabe, William I. Wood, Zemin Zhang
  • Publication number: 20100065905
    Abstract: A semiconductor structure comprises a drift region of a first conductivity type in a semiconductor region. A well region of a second conductivity type is over the drift region. A source region of the first conductivity type is in an upper portion of the well region. A heavy body region of the second conductivity type extends in the well region. The heavy body region has a higher doping concentration than the well region. A first diffusion barrier region at least partially surrounds the heavy body region. A gate electrode is insulated from the semiconductor region by a gate dielectric.
    Type: Application
    Filed: September 17, 2008
    Publication date: March 18, 2010
    Inventor: James Pan
  • Publication number: 20100065904
    Abstract: A semiconductor structure comprises trenches extending into a semiconductor region. Portions of the semiconductor region extend between adjacent trenches forming mesa regions. A gate electrode is in each trench. Well regions of a first conductivity type extend in the semiconductor region between adjacent trenches. Source regions of a second conductivity type are in the well regions. Heavy body regions of the first conductivity type are in the well regions. The source regions and the heavy body regions are adjacent trench sidewalls, and the heavy body regions extend over the source regions along the trench sidewalls to a top surface of the mesa regions.
    Type: Application
    Filed: September 16, 2008
    Publication date: March 18, 2010
    Inventors: James Pan, Scott L. Hunt, Dean E. Probst, Hossein Paravi
  • Publication number: 20100028343
    Abstract: The present invention is directed to novel polypeptides having sequence identity with IL-17, IL-17 receptors and to nucleic acid molecules encoding those polypeptides. Also provided herein are vectors and host cells comprising those nucleic acid sequences, chimeric polypeptide molecules comprising the polypeptides of the present invention fused to heterologous polypeptide sequences, antibodies which bind to the polypeptides of the present invention and to methods for producing the polypeptides of the present invention. Further provided herein are methods for treating degenerative cartilaginous disorders and other inflammatory diseases.
    Type: Application
    Filed: August 28, 2009
    Publication date: February 4, 2010
    Inventors: Jian Chen, Ellen Filvaroff, Sherman Fong, Dorothy French, Audrey Goddard, Paul J. Godowski, J. Christopher Grimaldi, Austin L. Gurney, Kenneth J. Hillan, Sarah G. Hymowitz, Hanzhong Li, James Pan, Melissa A. Starovasnik, Daniel Tumas, Menno Van Lookeren, Richard Vandlen, Colin K. Watanabe, P. Mickey Williams, William I. Wood, Daniel G. Yansura
  • Publication number: 20100013009
    Abstract: A field effect transistor includes body regions of a first conductivity type over a semiconductor region of a second conductivity type such that the body regions form p-n junctions with the semiconductor region. Trenches extend through the body region and terminate within the semiconductor region. Source regions of the second conductivity type extend over the body regions adjacent the trenches such that the source regions form p-n junctions with the body regions. A gate dielectric layer lines sidewalls of each trench. A metal liner lines the gate dielectric layer in each trench. A gate electrode comprising metallic material is disposed in each trench.
    Type: Application
    Filed: December 12, 2008
    Publication date: January 21, 2010
    Inventor: James Pan
  • Publication number: 20100006928
    Abstract: A shielded gate trench field effect transistor (FET) comprises trenches extending into a semiconductor region. A shield electrode is disposed in a bottom portion of each trench. The shield electrode is insulated from the semiconductor region by a shield dielectric. A gate electrode is disposed in each trench over the shield electrode, and an inter-electrode dielectric (IED) comprising a low-k dielectric extends between the shield electrode and the gate electrode.
    Type: Application
    Filed: July 9, 2008
    Publication date: January 14, 2010
    Inventors: James Pan, James J. Murphy
  • Publication number: 20090318672
    Abstract: The present invention is directed to novel polypeptides and to nucleic acid molecules encoding those polypeptides. Also provided herein are vectors and host cells comprising those nucleic acid sequences, chimeric polypeptide molecules comprising the polypeptides of the present invention fused to heterologous polypeptide sequences, antibodies which bind to the polypeptides of the present invention and to methods for producing the polypeptides of the present invention.
    Type: Application
    Filed: January 6, 2009
    Publication date: December 24, 2009
    Inventors: Kevin P. Baker, Jian Chen, Luc Desnoyers, Audrey Goddard, Paul J. Godowski, Austin L. Gurney, James Pan, Victoria Smith, Colin K. Watanabe, William I. Wood, Zemin Zhang
  • Publication number: 20090315083
    Abstract: A semiconductor structure which includes a trench gate FET is formed as follows. A plurality of trenches is formed in a semiconductor region using a mask. The mask includes (i) a first insulating layer over a surface of the semiconductor region, (ii) a first oxidation barrier layer over the first insulating layer, and (iii) a second insulating layer over the first oxidation barrier layer. A thick bottom dielectric (TBD) is formed along the bottom of each trench. The first oxidation barrier layer prevents formation of a dielectric layer along the surface of the semiconductor region during formation of the TBD.
    Type: Application
    Filed: June 20, 2008
    Publication date: December 24, 2009
    Inventors: James Pan, Christopher Lawrence Rexer
  • Publication number: 20090302381
    Abstract: A field effect transistor (FET) includes body regions of a first conductivity type over a semiconductor region of a second conductivity type. The body regions form p-n junctions with the semiconductor region. Source regions of the second conductivity type extend over the body regions. The source regions form p-n junctions with the body regions. Gate electrodes extend adjacent to but are insulated from the body regions by a gate dielectric. A carbon-containing region extends in the semiconductor region below the body regions.
    Type: Application
    Filed: December 12, 2008
    Publication date: December 10, 2009
    Inventor: James Pan
  • Publication number: 20090304701
    Abstract: The present invention is directed to novel polypeptides having homology to the IL-1-like family of proteins and to nucleic acid molecules encoding those polypeptides. Also provided herein are vectors and host cells comprising those nucleic acid sequences, chimeric polypeptide molecules comprising the polypeptides of the present invention fused to heterologous polypeptide sequences, antibodies which bind to the polypeptides of the present invention, and methods for producing the polypeptides of the present invention.
    Type: Application
    Filed: June 30, 2009
    Publication date: December 10, 2009
    Applicant: GENENTECH, INC.
    Inventors: AUDREY GODDARD, GUOHUA JAMES PAN