Patents by Inventor Jamil Kawa

Jamil Kawa has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20150162320
    Abstract: In one well bias arrangement, no well bias voltage is applied to the n-well, and no well bias voltage is applied to the p-well. Because no external well bias voltage is applied, the n-well and the p-well are floating, even during operation of the devices in the n-well and the p-well. In another well bias arrangement, the lowest available voltage is not applied to the p-well, such as a ground voltage, or the voltage applied to the n+-doped source region of the n-type transistor in the p-well. This occurs even during operation of the n-type transistor in the p-well. In yet another well bias arrangement, the highest available voltage is not applied to the n-well, such as a supply voltage, or the voltage applied to the p+-doped source region of the p-type transistor in the n-well. This occurs even during operation of the p-type transistor in the n-well.
    Type: Application
    Filed: December 9, 2014
    Publication date: June 11, 2015
    Applicant: SYNOPSYS, INC.
    Inventors: Victor Moroz, Jamil Kawa, James D. Sproch, Robert B. Lefferts
  • Patent number: 9048121
    Abstract: A finFET block architecture includes a first set of semiconductor fins having a first conductivity type, and a second set of semiconductor fins having a second conductivity type. An inter-block insulator is placed between outer fins of the first and second sets. A patterned gate conductor layer includes a first plurality of gate traces extending across the set of fins in the first block without crossing the inter-block insulator, and a second plurality of gate traces extending across the set of fins in the second block without crossing the inter-block insulator. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and include an inter-block connector arranged to connect gate traces in the first and second blocks.
    Type: Grant
    Filed: October 10, 2013
    Date of Patent: June 2, 2015
    Assignee: SYNOPSYS, INC.
    Inventors: Jamil Kawa, Victor Moroz, Deepak D. Sherlekar
  • Publication number: 20150137256
    Abstract: A finFET block architecture suitable for use of a standard cell library, is based on an arrangement including a first set of semiconductor fins in a first region of the substrate having a first conductivity type, and a second set of semiconductor fins in a second region of the substrate, the second region having a second conductivity type. A patterned gate conductor layer including gate traces in the first and second regions, arranged over channel regions of the first and second sets of semiconductor fins is used for transistor gates. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and can include a plurality of floating power buses over the fins in the first and second regions.
    Type: Application
    Filed: December 15, 2014
    Publication date: May 21, 2015
    Applicant: SYNOPSYS, INC.
    Inventors: JAMIL KAWA, VICTOR MOROZ, DEEPAK D. SHERLEKAR
  • Patent number: 8999766
    Abstract: Roughly described, an antenna diode is formed at least partially within the exclusion zone around a TSV, and is connected to the TSV by way of a metal 1 layer conductor at the same time that the TSV is connected to either the gate poly or a diffusion region of one or more transistors placed outside the exclusion zone.
    Type: Grant
    Filed: December 18, 2013
    Date of Patent: April 7, 2015
    Assignee: Synopsys, Inc.
    Inventors: Qing Su, Min Ni, Zongwu Tang, Jamil Kawa, James D. Sproch
  • Publication number: 20150061726
    Abstract: A circuit is powered through a P-type transistor whose thermal instability behavior is to be evaluated. The threshold of the P-type transistor under evaluation and consequently the saturation current of the transistor are reflected in the frequency of the circuit, which in one embodiment is a ring oscillator. Additional circuitry is connected to the P-type transistor and the ring oscillator to ensure the proper stress conditions for the transistor and consequently to the evaluation of the P-type transistor.
    Type: Application
    Filed: August 15, 2014
    Publication date: March 5, 2015
    Inventors: Jamil KAWA, Tzong-Kwang Henry YEH, Shih-Yao Christine SUN, Raymond Tak-Hoi LEUNG
  • Publication number: 20150063009
    Abstract: A sensor circuit is used to provide bit-cell read strength distribution of an SRAM array. A current-mirror circuit mirroring the bit-line current of an SRAM array is used to power the sensor circuit. A reference current representing nominal bit-cell read current is used as a reference. The current-mirror circuit senses the bit-line current. The current-mirror and the ring oscillator are not part of the bit-line read path.
    Type: Application
    Filed: August 15, 2014
    Publication date: March 5, 2015
    Inventors: Raymond Tak-Hoi LEUNG, Tzong-Kwang Henry YEH, Shih-Yao Christine SUN, Jamil KAWA
  • Publication number: 20150063010
    Abstract: In one embodiment, one portion of an SRAM array is stressed by first writing a “1” in every bit of the array, followed by an evaluation of the relevant parameters of the array using a ring oscillator driven by a mirrored bit-line current, the ring oscillator not in line of the bit-line of the SRAM. The other portion of the array is then stressed after writing a “0” in every bit of the array. The evaluation procedure is then repeated.
    Type: Application
    Filed: August 15, 2014
    Publication date: March 5, 2015
    Inventors: Jamil KAWA, Tzong-Kwang Henry YEH, Shih-Yao Christine SUN, Raymond Tak-Hoi LEUNG
  • Patent number: 8924908
    Abstract: A finFET block architecture suitable for use of a standard cell library, is based on an arrangement including a first set of semiconductor fins in a first region of the substrate having a first conductivity type, and a second set of semiconductor fins in a second region of the substrate, the second region having a second conductivity type. A patterned gate conductor layer including gate traces in the first and second regions, arranged over channel regions of the first and second sets of semiconductor fins is used for transistor gates. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and can include a plurality of floating power buses over the fins in the first and second regions.
    Type: Grant
    Filed: October 29, 2013
    Date of Patent: December 30, 2014
    Assignee: Synopsys, Inc.
    Inventors: Jamil Kawa, Victor Moroz, Deepak D. Sherlekar
  • Patent number: 8877638
    Abstract: Roughly described, an antenna diode is formed at least partially within the exclusion zone around a TSV, and is connected to the TSV by way of a metal 1 layer conductor at the same time that the TSV is connected to either the gate poly or a diffusion region of one or more transistors placed outside the exclusion zone.
    Type: Grant
    Filed: August 6, 2012
    Date of Patent: November 4, 2014
    Assignee: Synopsys, Inc.
    Inventors: Jamil Kawa, Min Ni, James D. Sproch, Qing Su, Zongwu Tang
  • Publication number: 20140109027
    Abstract: Roughly described, an antenna diode is formed at least partially within the exclusion zone around a TSV, and is connected to the TSV by way of a metal 1 layer conductor at the same time that the TSV is connected to either the gate poly or a diffusion region of one or more transistors placed outside the exclusion zone.
    Type: Application
    Filed: December 18, 2013
    Publication date: April 17, 2014
    Applicant: SYNOPSYS, INC.
    Inventors: Qing Su Su, Min Ni Ni, Zongwu Tang, Jamil Kawa, James D. Sproch
  • Publication number: 20140065821
    Abstract: Roughly described, an integrated circuit device has a conductor extending entirely through the substrate, connected on one end to the substrate topside surface and on the other end to the substrate backside surface. In various embodiments the conductor is insulated from all RDL conductors on the backside of the substrate, and/or is insulated from all conductors and device features on any below-adjacent chip in a 3D integrated circuit structure. Methods of fabrication are also described.
    Type: Application
    Filed: November 5, 2013
    Publication date: March 6, 2014
    Applicant: SYNOPSYS, INC.
    Inventors: Jamil Kawa, Victor Moroz
  • Publication number: 20140061936
    Abstract: Roughly described, an integrated circuit device has a conductor extending entirely through the substrate, connected on one end to the substrate topside surface and on the other end to the substrate backside surface. In various embodiments the conductor is insulated from all RDL conductors on the backside of the substrate, and/or is insulated from all conductors and device features on any below-adjacent chip in a 3D integrated circuit structure. Methods of fabrication are also described.
    Type: Application
    Filed: August 31, 2012
    Publication date: March 6, 2014
    Inventors: Victor Moroz, Jamil Kawa
  • Publication number: 20140061943
    Abstract: Roughly described, an integrated circuit device has a conductor extending entirely through the substrate, connected on one end to the substrate topside surface and on the other end to the substrate backside surface. In various embodiments the conductor is insulated from all RDL conductors on the backside of the substrate, and/or is insulated from all conductors and device features on any below-adjacent chip in a 3D integrated circuit structure. Methods of fabrication are also described.
    Type: Application
    Filed: November 5, 2013
    Publication date: March 6, 2014
    Applicant: SYNOPSYS, INC.
    Inventors: Jamil Kawa, Victor Moroz
  • Publication number: 20140054722
    Abstract: A finFET block architecture suitable for use of a standard cell library, is based on an arrangement including a first set of semiconductor fins in a first region of the substrate having a first conductivity type, and a second set of semiconductor fins in a second region of the substrate, the second region having a second conductivity type. A patterned gate conductor layer including gate traces in the first and second regions, arranged over channel regions of the first and second sets of semiconductor fins is used for transistor gates. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and can include a plurality of floating power buses over the fins in the first and second regions.
    Type: Application
    Filed: October 29, 2013
    Publication date: February 27, 2014
    Applicant: SYNOPSYS, INC.
    Inventors: JAMIL KAWA, VICTOR MOROZ, DEEPAK D. SHERLEKAR
  • Publication number: 20140035053
    Abstract: A finFET block architecture includes a first set of semiconductor fins having a first conductivity type, and a second set of semiconductor fins having a second conductivity type. An inter-block insulator is placed between outer fins of the first and second sets. A patterned gate conductor layer includes a first plurality of gate traces extending across the set of fins in the first block without crossing the inter-block insulator, and a second plurality of gate traces extending across the set of fins in the second block without crossing the inter-block insulator. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and include an inter-block connector arranged to connect gate traces in the first and second blocks.
    Type: Application
    Filed: October 10, 2013
    Publication date: February 6, 2014
    Applicant: SYNOPSYS, INC
    Inventors: JAMIL KAWA, VICTOR MOROZ, DEEPAK D. SHERLEKAR
  • Patent number: 8595661
    Abstract: A finFET block architecture suitable for use of a standard cell library, is based on an arrangement including a first set of semiconductor fins in a first region of the substrate having a first conductivity type, and a second set of semiconductor fins in a second region of the substrate, the second region having a second conductivity type. A patterned gate conductor layer including gate traces in the first and second regions, arranged over channel regions of the first and second sets of semiconductor fins is used for transistor gates. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and can include a plurality of floating power buses over the fins in the first and second regions.
    Type: Grant
    Filed: July 29, 2011
    Date of Patent: November 26, 2013
    Assignee: Synopsys, Inc.
    Inventors: Jamil Kawa, Victor Moroz, Deepak Sherlekar
  • Patent number: 8561003
    Abstract: A finFET block architecture includes a first set of semiconductor fins having a first conductivity type, and a second set of semiconductor fins having a second conductivity type. An inter-block insulator is placed between outer fins of the first and second sets. A patterned gate conductor layer includes a first plurality of gate traces extending across the set of fins in the first block without crossing the inter-block insulator, and a second plurality of gate traces extending across the set of fins in the second block without crossing the inter-block insulator. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and include an inter-block connector arranged to connect gate traces in the first and second blocks.
    Type: Grant
    Filed: July 29, 2011
    Date of Patent: October 15, 2013
    Assignee: Synopsys, Inc.
    Inventors: Jamil Kawa, Victor Moroz, Deepak Sherlekar
  • Publication number: 20130113547
    Abstract: In one well bias arrangement, no well bias voltage is applied to the n-well, and no well bias voltage is applied to the p-well. Because no external well bias voltage is applied, the n-well and the p-well are floating, even during operation of the devices in the n-well and the p-well. In another well bias arrangement, the lowest available voltage is not applied to the p-well, such as a ground voltage, or the voltage applied to the n+-doped source region of the n-type transistor in the p-well. This occurs even during operation of the n-type transistor in the p-well. In yet another well bias arrangement, the highest available voltage is not applied to the n-well, such as a supply voltage, or the voltage applied to the p+-doped source region of the p-type transistor in the n-well. This occurs even during operation of the p-type transistor in the n-well.
    Type: Application
    Filed: December 22, 2011
    Publication date: May 9, 2013
    Applicant: Synopsys. Inc.
    Inventors: Victor Moroz, Jamil Kawa, James D. Sproch, Robert B. Lefferts
  • Publication number: 20130026571
    Abstract: A finFET block architecture includes a first set of semiconductor fins having a first conductivity type, and a second set of semiconductor fins having a second conductivity type. An inter-block insulator is placed between outer fins of the first and second sets. A patterned gate conductor layer includes a first plurality of gate traces extending across the set of fins in the first block without crossing the inter-block insulator, and a second plurality of gate traces extending across the set of fins in the second block without crossing the inter-block insulator. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and include an inter-block connector arranged to connect gate traces in the first and second blocks.
    Type: Application
    Filed: July 29, 2011
    Publication date: January 31, 2013
    Applicant: Synopsys, Inc.
    Inventors: JAMIL KAWA, VICTOR MOROZ, DEEPAK SHERLEKAR
  • Publication number: 20130026572
    Abstract: A finFET block architecture suitable for use of a standard cell library, is based on an arrangement including a first set of semiconductor fins in a first region of the substrate having a first conductivity type, and a second set of semiconductor fins in a second region of the substrate, the second region having a second conductivity type. A patterned gate conductor layer including gate traces in the first and second regions, arranged over channel regions of the first and second sets of semiconductor fins is used for transistor gates. Patterned conductor layers over the gate conductor layer are arranged in orthogonal layout patterns, and can include a plurality of floating power buses over the fins in the first and second regions.
    Type: Application
    Filed: July 29, 2011
    Publication date: January 31, 2013
    Applicant: Synopsy, Inc.
    Inventors: JAMIL KAWA, Victor Moroz, Deepak Sherlekar