Patents by Inventor Kevin Ryan

Kevin Ryan has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20080098253
    Abstract: An improved technique and associated apparatus for timing calibration of a logic device is provided. A calibration test pattern is transferred to a logic device first at a data rate slower than normal operating speed to ensure correct capture of the pattern at the device to be calibrated. Once the pattern is correctly captured and stored, the test pattern is transmitted to the logic device at the normal operating data rate to perform timing calibration. The improved technique and apparatus permits the use of any pattern of bits as a calibration test pattern, programmable by the user or using easily-interchangeable hardware.
    Type: Application
    Filed: December 12, 2007
    Publication date: April 24, 2008
    Inventors: Terry Lee, Kevin Ryan, Joseph Jeddeloh
  • Publication number: 20080028435
    Abstract: A privacy impact assessment is performed to determine and implement privacy requirements for any information resource that uses personal information. Data may be collected and analyzed regarding the information resource and the personal information, and applicable laws, regulations, and policies may be considered to determine privacy requirements. Such requirements may include, for example, access controls, information retention periods, systems requirements, and risk assessments.
    Type: Application
    Filed: February 13, 2007
    Publication date: January 31, 2008
    Inventors: Zoe Strickland, Raymond Iandolo, Kevin Ryan, Harold Stark, Deborah Kendall, Christopher Brannigan
  • Publication number: 20070239956
    Abstract: Apparatus and methods may operate to switch between burst modes and pipelined modes without using a WCBR (write and column address select before row address select) cycle, as well as to select an external address data path, instruct a memory to perform a desired memory operation, and perform the desired memory operation until terminated.
    Type: Application
    Filed: May 24, 2007
    Publication date: October 11, 2007
    Inventors: Jeffrey Mailloux, Kevin Ryan, Todd Merritt, Brett Williams
  • Publication number: 20070216447
    Abstract: A current comparator includes an input node for receiving an input current, an output node, a first wide swing current mirror having an input coupled to the input node of the current comparator, a power node for receiving a first power supply voltage such as ground, and an output coupled to the output node of the current comparator, and a second wide swing current mirror having an input coupled to the input node of the current comparator, a power node for receiving a second power supply voltage such as VDD, and an output coupled to the output node of the current comparator. The output node can provide either a voltage or current output signal.
    Type: Application
    Filed: March 17, 2006
    Publication date: September 20, 2007
    Inventor: Kevin Ryan
  • Publication number: 20070216443
    Abstract: A high speed voltage translator circuit includes a voltage divider coupled between first and second power supplies, a transconductance amplifier coupled between third and fourth power supplies including a non-inverting voltage input coupled to the voltage divider, an inverting voltage input for receiving an input signal, and a current output, and a current comparator coupled between the third and fourth power supplies having an input coupled to the current output of the transconductance amplifier, and an output for providing a translated output voltage. The translated output voltage transitions between the third and fourth power supply voltage levels, the third power supply voltage level being more positive than a first power supply voltage level, and the fourth power supply voltage level being more negative than a second power supply voltage level.
    Type: Application
    Filed: March 17, 2006
    Publication date: September 20, 2007
    Inventor: Kevin Ryan
  • Publication number: 20070011397
    Abstract: A synchronous DRAM is provided having specified time slots (e.g., every multiple of 4 clock pulses of a DRAM input clock) within which read or write commands may be entered on the command/address bus. During operation, the DRAM performs internally generated refresh operations on a periodic basis while avoiding collisions with controller-generated data accesses. An internal refresh cycle can be executed without interfering with any data accesses by starting the refresh after decoding a non-conflicting command in one of these time slots and finishing before the next command time slot. If an internal refresh operation is delayed (e.g., by the decoding of a conflicting access command) it will be completed at the earliest opportunity thereafter.
    Type: Application
    Filed: August 24, 2006
    Publication date: January 11, 2007
    Inventor: Kevin Ryan
  • Publication number: 20060253665
    Abstract: Apparatus, systems, and methods may operate to receive an external row address, receive a pipeline/burst select signal, select an external address path if the pipeline/burst signal indicates a pipeline mode of operation, and select an internal address path if the pipeline/burst signal indicates a burst mode of operation.
    Type: Application
    Filed: July 11, 2006
    Publication date: November 9, 2006
    Inventors: Jeffrey Mailloux, Kevin Ryan, Todd Merritt, Brett Williams
  • Publication number: 20060248293
    Abstract: Apparatus and methods may operate to switch between burst modes and pipelined modes without using a WCBR (write and column address select before row address select) cycle, as well as to select an external address data path, instruct a memory to perform a desired memory operation, and perform the desired memory operation until terminated.
    Type: Application
    Filed: July 10, 2006
    Publication date: November 2, 2006
    Inventors: Jeffrey Mailloux, Kevin Ryan, Todd Merritt, Brett Williams
  • Publication number: 20060206667
    Abstract: An apparatus and method couples memory devices in a memory module to a memory hub on the module such that signals traveling from the hub to the devices have the same propagation time regardless of which device is involved. The hub receives memory signals from a controller over a high speed data link which the hub translates into electrical data, command and address signals. These signals are applied to the memory devices over busses having equivalent path lengths. The busses may also be used by the memory devices to apply data signals to the memory hub. Such data signals can be converted by the memory hub into memory signals and applied to the controller over the high speed data link. In one example, the memory hub is located in the center of the memory module.
    Type: Application
    Filed: May 10, 2006
    Publication date: September 14, 2006
    Inventor: Kevin Ryan
  • Publication number: 20060112231
    Abstract: A synchronous memory device and its method of operation which can be set to operate at a plurality of supported prefetch modes. The prefetch mode may be set by programming a portion of a mode register of the memory device or by setting one or more programmable elements. For read operations, the synchronous memory device internally reads data corresponding to the largest supported prefetch size, and outputs read data corresponding to the current mode. For write operations the synchronous memory accepts write data corresponding to the selected prefetch mode and writes the received data to the array. Data words corresponding to data not received are masked from writing via a write masking circuit.
    Type: Application
    Filed: November 8, 2005
    Publication date: May 25, 2006
    Inventors: Kevin Ryan, Christopher Johnson
  • Publication number: 20060014906
    Abstract: Nylon compositions prepared by the melt mixing of a nylon thermoplastic resin and the siloxane based amide are disclosed. The modified nylons are useful in applications requiring nylons with increased hydrophobicity.
    Type: Application
    Filed: October 24, 2003
    Publication date: January 19, 2006
    Applicant: Dow Corning Corporation
    Inventors: Richard Rabe, William Blackwood, Kimmai Nguyen, Kevin Ryan
  • Publication number: 20060013054
    Abstract: A synchronous DRAM is provided having specified time slots (e.g., every multiple of 4 clock pulses of a DRAM input clock) within which read or write commands may be entered on the command/address bus. During operation, the DRAM performs internally generated refresh operations on a periodic basis while avoiding collisions with controller-generated data accesses. An internal refresh cycle can be executed without interfering with any data accesses by starting the refresh after decoding a non-conflicting command in one of these time slots and finishing before the next command time slot. If an internal refresh operation is delayed (e.g., by the decoding of a conflicting access command) it will be completed at the earliest opportunity thereafter.
    Type: Application
    Filed: June 14, 2005
    Publication date: January 19, 2006
    Inventor: Kevin Ryan
  • Publication number: 20050243591
    Abstract: Optically-coupled memory systems are disclosed. In one embodiment, a system memory includes a carrier substrate, and a controller attached to the carrier substrate and operable to transmit and receive optical signals, and first and second memory modules. The module substrate of the first memory module has an aperture formed therein, the aperture being operable to provide an optical path for optical signals between the controller and an optical transmitter/receiver unit of the second memory module. Thus, the system memory provides the advantages of “free space” optical connection in a compact arrangement of memory modules. In an alternate embodiment, the first memory module includes a beam splitter attached to the module substrate proximate the aperture. In another embodiment, the first and second memory modules are staged on the carrier substrate to provide an unobstructed path for optical signals.
    Type: Application
    Filed: June 14, 2005
    Publication date: November 3, 2005
    Inventors: Terry Lee, Kevin Ryan
  • Publication number: 20050243590
    Abstract: Optically-coupled memory systems are disclosed. In one embodiment, a system memory includes a carrier substrate, and a controller attached to the carrier substrate and operable to transmit and receive optical signals, and first and second memory modules. The module substrate of the first memory module has an aperture formed therein, the aperture being operable to provide an optical path for optical signals between the controller and an optical transmitter/receiver unit of the second memory module. Thus, the system memory provides the advantages of “free space” optical connection in a compact arrangement of memory modules. In an alternate embodiment, the first memory module includes a beam splitter attached to the module substrate proximate the aperture. In another embodiment, the first and second memory modules are staged on the carrier substrate to provide an unobstructed path for optical signals.
    Type: Application
    Filed: June 14, 2005
    Publication date: November 3, 2005
    Inventors: Terry Lee, Kevin Ryan
  • Publication number: 20050243589
    Abstract: Optically-coupled memory systems are disclosed. In one embodiment, a system memory includes a carrier substrate, and a controller attached to the carrier substrate and operable to transmit and receive optical signals, and first and second memory modules. The module substrate of the first memory module has an aperture formed therein, the aperture being operable to provide an optical path for optical signals between the controller and an optical transmitter/receiver unit of the second memory module. Thus, the system memory provides the advantages of “free space” optical connection in a compact arrangement of memory modules. In an alternate embodiment, the first memory module includes a beam splitter attached to the module substrate proximate the aperture. In another embodiment, the first and second memory modules are staged on the carrier substrate to provide an unobstructed path for optical signals.
    Type: Application
    Filed: June 14, 2005
    Publication date: November 3, 2005
    Inventors: Terry Lee, Kevin Ryan
  • Publication number: 20050232062
    Abstract: Optically-coupled memory systems are disclosed. In one embodiment, a system memory includes a carrier substrate, and a controller attached to the carrier substrate and operable to transmit and receive optical signals, and first and second memory modules. The module substrate of the first memory module has an aperture formed therein, the aperture being operable to provide an optical path for optical signals between the controller and an optical transmitter/receiver unit of the second memory module. Thus, the system memory provides the advantages of “free space” optical connection in a compact arrangement of memory modules. In an alternate embodiment, the first memory module includes a beam splitter attached to the module substrate proximate the aperture. In another embodiment, the first and second memory modules are staged on the carrier substrate to provide an unobstructed path for optical signals.
    Type: Application
    Filed: June 14, 2005
    Publication date: October 20, 2005
    Inventors: Terry Lee, Kevin Ryan
  • Publication number: 20050235099
    Abstract: An interface device provided on a motherboard, or with a memory control chip set, translates between a controller, intended to communicate with a packet based memory system, and a non-packet based memory system. Communications from a memory controller, intended to directly communicate with a RAMBUS RDRAM memory system, are translated for a memory system which does not comprise RAMBUS RDRAM. The interface device, or integrated circuit, is not located with the memory system. That is, the memory modules do not include the interface circuit. Instead, the interface device is located with the processor motherboard, or with the controller/bridge integrated circuit chip set, such that it is electrically located between a controller and main memory sockets.
    Type: Application
    Filed: June 14, 2005
    Publication date: October 20, 2005
    Inventor: Kevin Ryan
  • Publication number: 20050204245
    Abstract: An improved technique and associated apparatus for timing calibration of a logic device is provided. A calibration test pattern is transferred to a logic device first at a data rate slower than normal operating speed to ensure correct capture of the pattern at the device to be calibrated. Once the pattern is correctly captured and stored, the test pattern is transmitted to the logic device at the normal operating data rate to perform timing calibration. The improved technique and apparatus permits the use of any pattern of bits as a calibration test pattern, programmable by the user or using easily-interchangeable hardware.
    Type: Application
    Filed: December 22, 2004
    Publication date: September 15, 2005
    Inventors: Terry Lee, Kevin Ryan, Joseph Jeddeloh
  • Publication number: 20050132188
    Abstract: Systems and methods for determining security requirements for an information resource may comprise determining a sensitivity level and a criticality level associated with the information resource. In addition, the systems and methods may include determining the security requirements for the information resource based on at least one of the sensitivity level and the criticality level. Moreover, the systems and methods may include determining a recovery time objective for the information resource and insuring that information used in determining the security requirements adheres to privacy requirements.
    Type: Application
    Filed: May 20, 2004
    Publication date: June 16, 2005
    Inventors: Peter Khin, Zoe Strickland, James Golden, Raymond Iandolo, Kevin Ryan
  • Publication number: 20050083753
    Abstract: A method and apparatus is provided for selecting a memory device or a group of memory devices in a memory system using dedicated bank select signals in combination with encoded chip selection signals. A memory controller transmits bank select signals over bank select signal lines and encoded chip select signals on the command and address bus which are used to select an individual memory device or group of memory devices in a bank for an operation.
    Type: Application
    Filed: October 21, 2004
    Publication date: April 21, 2005
    Inventors: Kevin Ryan, Brent Keeth