Patents by Inventor Ki-Tae Park

Ki-Tae Park has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20140219886
    Abstract: The present invention relates to a capillary microcuvette, the microcuvette comprises a body member having two plates and a cavity formed within the body, the cavity being defined by two opposing inner surfaces of the two plates of the body member, a portion of the cavity defining a detection zone, a capillary inlet being provided at one end of the body member that is communicated with the cavity, a sample slot being provided at a portion of the body member in which the capillary inlet is not formed, the sample slot being communicated with the cavity. The present microcuvette improves user convenience by providing dual application means of applying a specimen directly from a fingertip or using a pipette.
    Type: Application
    Filed: August 14, 2012
    Publication date: August 7, 2014
    Applicant: BODITECH MED INC.
    Inventors: Eui Yul Choi, Ki Bong Nham, Byeong Chul Kim, Ki Tae Park, Cheol Min Kim
  • Patent number: 8791370
    Abstract: The present invention relates to a carrier tape for TAB-package and a manufacturing method thereof, wherein a TAB tape including a wiring pattern and a metal plating layer formed on a base film comprises a transfer area including a row of sprocket holes arranged along the edges of the base film at predetermined intervals, and wherein the transfer area includes an exposure area from which the base film is exposed, such that the present invention has an advantageous effect in that no Cu layer or a metal layer exists at a portion of the sprocket holes from which friction is generated by a driving roller during assembly work between a drive IC and chips/drive IC and panel to dispense with generation of foreign objects such as Cu particles, thereby enhancing reliability of the product.
    Type: Grant
    Filed: February 23, 2010
    Date of Patent: July 29, 2014
    Assignee: LG Innotek Co., Ltd.
    Inventors: Tae Ki Hong, Dong Guk Jo, Han Mo Koo, Jun Young Lim, Ki Tae Park, Sang Ki Cho, Dae Sung Yoo, Nak Ho Song, Joo Chul Kim, Jae Sung Jo
  • Publication number: 20140185378
    Abstract: A flash memory device includes a plurality of memory blocks. A selected memory block among the plurality of memory blocks includes 2? pages of data. The selected memory block includes different types of memory cells capable of storing different numbers of bits.
    Type: Application
    Filed: March 6, 2014
    Publication date: July 3, 2014
    Inventors: Ki-Tae PARK, Ki-Nam KIM, Yeong-Taek LEE
  • Publication number: 20140167289
    Abstract: A semiconductor device includes a substrate, and a through electrode passing through the substrate. The semiconductor device has a pad region and a through electrode region. A pad covers the pad region, extends into the through electrode region, and delimits an opening in the through electrode region. A through electrode extends through the semiconductor substrate below the hole in the pad in the through region.
    Type: Application
    Filed: February 24, 2014
    Publication date: June 19, 2014
    Inventors: Ki-Tae PARK, Kang-Wook LEE, Hyun-Kyoung KIM
  • Publication number: 20140169101
    Abstract: Disclosed is a method generating a compensated operating voltage, such as a read voltage, in a non-volatile memory device, and a related non-volatile memory device. The operating voltage is compensated in response to one or more memory cell conditions such as temperature variation, programmed data state or physical location of a selected memory cell, page information for selected memory cell, or the location of a selected word line.
    Type: Application
    Filed: February 24, 2014
    Publication date: June 19, 2014
    Inventors: Yoon Hee Choi, Ki Tae Park, Bo Geun Kim
  • Publication number: 20140151093
    Abstract: The present invention relates to a method for manufacturing a TAB tap. The method includes forming a circuit pattern region having input/output terminal pattern on a base film, and forming an exposing region at a convey region having a sprocket hole for exposing the base film. Accordingly, the present invention provides a TAB tape that improves reliability of a product by fundamentally preventing the generation of metal particles by forming exposing regions that expose a base film through selectively etching and removing a metal layer of a convey region formed at both side of a TAB tape and having a sprocket hole, and that prevents short-circuit by partially removing a base film at a predetermined region not having a circuit pattern formed thereon through etching.
    Type: Application
    Filed: February 7, 2014
    Publication date: June 5, 2014
    Applicant: LG INNOTEK CO., LTD.
    Inventors: Tae Ki HONG, Jun Young LIM, Ki Tae PARK, Sang Ki CHO, Dae Sung YOO, Han Mo KOO
  • Publication number: 20140133245
    Abstract: A stitch area configuration for word gates and control gates of a twin MONOS metal bit array comprises control gates on sidewalls of the word gates wherein the word gates and control gates run in parallel. Control gate poly contacts contact each of the control gates aligned in a row at the stitch area perpendicular to the control gates. Two word gate poly contacts at the stitch area contact alternating word gates. Also provided are bit lines, word line and control gate decoders and drivers, a bit line decoder, a bit line control circuit, and a chip controller to control the memory array. The invention also provides twin MONOS metal bit array operations comprising several control gates driven by one control gate driver circuit and one word gate driven by one word gate driver circuit, as well as erase inhibit and block erase.
    Type: Application
    Filed: January 20, 2014
    Publication date: May 15, 2014
    Applicant: Halo LSI, Inc.
    Inventors: Kimihiro Satoh, Tomoko Ogura, Ki-Tae Park, Nori Ogura, Yoshitaka Baba
  • Publication number: 20140133244
    Abstract: A stitch area configuration for word gates and control gates of a twin MONOS metal bit array comprises control gates on sidewalls of the word gates wherein the word gates and control gates run in parallel. Control gate poly contacts contact each of the control gates aligned in a row at the stitch area perpendicular to the control gates. Two word gate poly contacts at the stitch area contact alternating word gates. Also provided are bit lines, word line and control gate decoders and drivers, a bit line decoder, a bit line control circuit, and a chip controller to control the memory array. The invention also provides twin MONOS metal bit array operations comprising several control gates driven by one control gate driver circuit and one word gate driven by one word gate driver circuit, as well as erase inhibit and block erase.
    Type: Application
    Filed: January 20, 2014
    Publication date: May 15, 2014
    Applicant: Halo LSI, Inc.
    Inventors: Kimihiro Satoh, Tomoko Ogura, Ki-Tae Park, Nori Ogura, Yoshitaka Baba
  • Publication number: 20140129903
    Abstract: A method of operating a memory device includes changing a first read voltage, which determines a first voltage state or a second voltage state, to a voltage within a first range and determining the voltage as a first select read voltage, and changing a second read voltage, which is used to determine whether the data stored in the memory cells is a third different voltage state or a fourth different voltage state, to a voltage within a second different range and determining the voltage as a second select read voltage. The first voltage state overlaps the second voltage. The third voltage state overlaps the fourth voltage state. A difference between a voltage at an intersection of the third and fourth voltage states and the second read voltage is greater than a difference between a voltage at an intersection of the first and second voltage states and the first read voltage.
    Type: Application
    Filed: November 1, 2013
    Publication date: May 8, 2014
    Applicant: Samsung Electronics Co., Ltd
    Inventors: Hyun-Jun YOON, Jae-Yong JEONG, Myung-Hoon CHOI, Bo-Geun KIM, Ki-Tae PARK,
  • Publication number: 20140129902
    Abstract: A memory device useable with a memory system includes a voltage generator to a plurality of first candidate voltages and a plurality of second candidate voltages, and an X decoder to sequentially apply each of the plurality of first candidate voltages and each of the plurality of second candidate voltages to one or more cells of a memory cell array, and then to apply one of the plurality of first candidate voltages and one of the plurality of second candidate voltages as a first read voltage and a second voltage, respectively, to read data from the cells of the memory cell array according to a characteristic of the cells of the memory cell array.
    Type: Application
    Filed: October 31, 2013
    Publication date: May 8, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Hyun-Jun YOON, Jae-Yong JEONG, Myoung-Hoon CHOI, Bo-Geun KIM, Ki-Tae PARK
  • Publication number: 20140117578
    Abstract: A rod-shaped FRP bar is manufactured with a fiber and a resin by using a nozzle (100) which includes an outer nozzle (11) having a penetration hole at its center and a plurality of middle nozzles (12) disposed at an inlet of the outer nozzle 11 so that one middle nozzle is located inside another middle nozzle with an interval. Fibers are supplied through a center hole of the middle nozzle located at an innermost location, through intervals between the middle nozzles and through intervals between the middle nozzles and the outer nozzle, thereby making a hybrid FRP bar (1) having a section in which the fibers configure a plurality of fiber distribution layers from the center of the FRP bar toward the outside.
    Type: Application
    Filed: October 29, 2013
    Publication date: May 1, 2014
    Applicant: Korea Institute of Construction Technology
    Inventors: Hyeong Yeol KIM, Young Jun YOU, Jae Heum MOON, Sang Yoon LEE, Min Su PARK, Ki Tae PARK
  • Publication number: 20140104917
    Abstract: A semiconductor memory device includes a plurality of memory chips each including a chip identification (ID) generation circuit.
    Type: Application
    Filed: December 17, 2013
    Publication date: April 17, 2014
    Inventor: Ki-Tae PARK
  • Publication number: 20140104955
    Abstract: A method of programming a nonvolatile memory device comprises applying at least one test program pulse to selected memory cells located in a scan read area, performing a scan read operation on the selected memory cells following application of the at least one test program pulse to detect at least one one-shot upper cell, calculating an offset voltage corresponding to a scan read region at which the scan read operation is performed, setting a program start bias using the offset voltage, and executing at least one program loop using the program start bias.
    Type: Application
    Filed: August 19, 2013
    Publication date: April 17, 2014
    Inventors: DONG-HUN KWAK, HYUN-WOOK PARK, HYUN JUN YOON, DOOHYUN KIM, KI-TAE PARK
  • Patent number: 8693245
    Abstract: A flash memory device includes a plurality of memory blocks. A selected memory block among the plurality of memory blocks includes 2n pages of data. The selected memory block includes different types of memory cells capable of storing different numbers of bits.
    Type: Grant
    Filed: October 24, 2011
    Date of Patent: April 8, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-Tae Park, Ki-Nam Kim, Yeong-Taek Lee
  • Publication number: 20140063945
    Abstract: Provided is a method for reading data from a nonvolatile memory device. In the method, a read method includes a first read step including reading a first memory cell of the nonvolatile memory device by applying a first set of read voltages to the first memory cell. The read method further includes a second read step including reading the first memory cell by applying a second set of read voltages and none of the voltages in the first set to the first memory cell when it is determined that the first read step results in an error and cannot be corrected with error correction. The second read step is performed by using data resulting from the first read step.
    Type: Application
    Filed: November 11, 2013
    Publication date: March 6, 2014
    Applicant: Samsung Electronics Co., Ltd.
    Inventors: Min Gun PARK, Ki Tae PARK
  • Patent number: 8665649
    Abstract: A method programming a non-volatile memory device using an incremental step pulse programming (ISPP) scheme is disclosed. The method includes operating in a first program mode during which a program pulse width is constant and a program voltage is successively increased per ISPP cycle, and during which a program operation and a verify operation are alternately repeated, and operating in a second program mode during which the program pulse width is successively increased per ISPP cycle and the program voltage is constant, and during which the program operation and the verify operation are alternately repeated, wherein operation in the second program mode follows operation in the first program mode only when the program voltage equals a maximum value, or when a verification result count value satisfies a predetermined condition.
    Type: Grant
    Filed: March 15, 2013
    Date of Patent: March 4, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Ki Tae Park
  • Patent number: 8659966
    Abstract: Disclosed is a method generating a compensated operating voltage, such as a read voltage, in a non-volatile memory device, and a related non-volatile memory device. The operating voltage is compensated in response to one or more memory cell conditions such as temperature variation, programmed data state or physical location of a selected memory cell, page information for selected memory cell, or the location of a selected word line.
    Type: Grant
    Filed: September 19, 2011
    Date of Patent: February 25, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Yoon Hee Choi, Ki Tae Park, Bo Geun Kim
  • Patent number: 8659163
    Abstract: A semiconductor device includes a substrate, and a through electrode passing through the substrate. The semiconductor device has a pad region and a through electrode region. A pad covers the pad region, extends into the through electrode region, and delimits an opening in the through electrode region. A through electrode extends through the semiconductor substrate below the hole in the pad in the through region.
    Type: Grant
    Filed: September 17, 2012
    Date of Patent: February 25, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventors: Ki-Tae Park, Kang-Wook Lee, Hyun-Kyoung Kim
  • Publication number: 20140043904
    Abstract: A memory system performs a first sensing operation to sense whether multi-level cells assume an on-cell state or an off-cell state in response to a first read voltage applied to a selected word line. It then supplies a pre-charge voltage to bit lines corresponding to multi-level cells that have been sensed as assuming the off-cell state in response to the first read voltage, and it performs a second sensing operation with the supplied pre-charge voltage to sense whether each of the multi-level cells that have been sensed as assuming the off-cell state assumes an on-cell state or an off-cell state in response to a second read voltage applied to the selected word line.
    Type: Application
    Filed: October 24, 2013
    Publication date: February 13, 2014
    Inventors: Jong-Young KIM, Ki Tae PARK, Bo Geun KIM
  • Patent number: 8644066
    Abstract: Methods of programming nonvolatile memory devices include programming a plurality of nonvolatile multi-state memory cells in the non-volatile memory device with state-converted data derived from non-state-converted data. This state-converted data may be associated with a greater number of erased states relative to the non-state-converted data, when programmed into the plurality of nonvolatile memory cells. The methods also include generating a flag having a value that indicates which ones of the plurality of nonvolatile memory cells have been programmed with data that is swapped with data in other ones of the plurality of nonvolatile memory cells. This flag may also be programmed into the nonvolatile memory device. Operations may also be performed to read the state-converted data (and flag) from the plurality of nonvolatile memory cells and then decode the state-converted data into the non-state-converted data, based on the value of the flag.
    Type: Grant
    Filed: November 18, 2009
    Date of Patent: February 4, 2014
    Assignee: Samsung Electronics Co., Ltd.
    Inventor: Ki Tae Park