Patents by Inventor Mantu K. Hudait

Mantu K. Hudait has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20100163849
    Abstract: A quantum well is formed for a deep well III-V semiconductor device using double pass patterning. In one example, the well is formed by forming a first photolithography pattern over terminals on a material stack, etching a well between the terminals using the first photolithography patterning, removing the first photolithography pattern, forming a second photolithography pattern over the terminals and at least a portion of the well, deepening the well between the terminals by etching using the second photolithography pattern, removing the second photolithography pattern, and finishing the terminals and the well to form a device on the material stack.
    Type: Application
    Filed: December 31, 2008
    Publication date: July 1, 2010
    Inventors: MARKO RADOSAVLIJEVIC, Benjamin Chu-Kung, Mantu K. Hudait, Ravi Pillarisetty
  • Publication number: 20100155701
    Abstract: A self-aligned replacement metal gate QWFET device comprises a III-V quantum well layer formed on a substrate, a III-V barrier layer formed on the quantum well layer, a III-V etch stop layer formed on the III-V barrier layer, a III-V source extension region formed on the III-V etch stop layer and having a first sidewall, a source region formed on the III-V source extension region and having a second sidewall, a III-V drain extension region formed on the III-V etch stop layer and having a third sidewall, a drain region formed on the III-V drain extension region and having a fourth sidewall, a conformal high-k gate dielectric layer formed on the first, second, third, and fourth sidewalls and on a top surface of the etch stop layer, and a metal layer formed on the high-k gate dielectric layer.
    Type: Application
    Filed: December 23, 2008
    Publication date: June 24, 2010
    Inventors: Marko Radosavljevic, Benjamin Chu-Kung, Mantu K. Hudait, Ravi Pillarisetty
  • Publication number: 20100148153
    Abstract: A group III-V material device has a delta-doped region below a channel region. This may improve the performance of the device by reducing the distance between the gate and the channel region.
    Type: Application
    Filed: December 16, 2008
    Publication date: June 17, 2010
    Inventors: Mantu K. Hudait, Peter G. Tolchinsky, Robert S. Chau, Marko Radosavljevic, Ravi Pillarisetty, Aaron A. Budrevich
  • Publication number: 20100078684
    Abstract: Embodiments of the present invention describe a method of fabricating a III-V quantum well transistor with low current leakage and high on-to-off current ratio. A hydrophobic mask having an opening is formed on a semiconductor film. The opening exposes a portion on the semiconductor film where a dielectric layer is desired to be formed. A hydrophilic surface is formed on the exposed portion of the semiconductor film. A dielectric layer is then formed on the hydrophilic surface by using an atomic layer deposition process. A metal layer is deposited on the dielectric layer.
    Type: Application
    Filed: December 7, 2009
    Publication date: April 1, 2010
    Inventors: Willy Rachmady, Marko Radosavljevic, Mantu K. Hudait, Matthew V. Metz
  • Patent number: 7687799
    Abstract: Methods and associated structures of forming a microelectronic device are described. Those methods may include forming a GaSb nucleation layer on a substrate, forming a Ga(Al)AsSb buffer layer on the GaSb nucleation layer, forming an In0.52Al0.48As bottom barrier layer on the Ga(Al)AsSb buffer layer, and forming a graded InxAl1-xAs layer on the In0.52Al0.48As bottom barrier layer thus enabling the fabrication of low defect, device grade InGaAs based quantum well structures.
    Type: Grant
    Filed: June 19, 2008
    Date of Patent: March 30, 2010
    Assignee: Intel Corporation
    Inventors: Mantu K. Hudait, Peter G. Tolchinsky, Loren A. Chow, Dmitri Loubychev, Joel M. Fastenau, Amy W. K. Liu
  • Patent number: 7670894
    Abstract: Embodiments of the present invention describe a method of fabricating a III-V quantum well transistor with low current leakage and high on-to-off current ratio. A hydrophobic mask having an opening is formed on a semiconductor film. The opening exposes a portion on the semiconductor film where a dielectric layer is desired to be formed. A hydrophilic surface is formed on the exposed portion of the semiconductor film. A dielectric layer is then formed on the hydrophilic surface by using an atomic layer deposition process. A metal layer is deposited on the dielectric layer.
    Type: Grant
    Filed: April 30, 2008
    Date of Patent: March 2, 2010
    Assignee: Intel Corporation
    Inventors: Willy Rachmady, Marko Radosavljevic, Mantu K. Hudait, Matthew V Metz
  • Publication number: 20090321717
    Abstract: A compositionally-graded quantum well channel for a semiconductor device is described. A semiconductor device includes a semiconductor hetero-structure disposed above a substrate and having a compositionally-graded quantum-well channel region. A gate electrode is disposed in the semiconductor hetero-structure, above the compositionally-graded quantum-well channel region. A pair of source and drain regions is disposed on either side of the gate electrode.
    Type: Application
    Filed: June 30, 2008
    Publication date: December 31, 2009
    Inventors: Ravi Pillarisetty, Mantu K. Hudait, Marko Radosavljevic, Gilbert Dewey, Willy Rachmady, Titash Rakshit
  • Publication number: 20090315018
    Abstract: Methods and associated structures of forming a microelectronic device are described. Those methods may include forming a GaSb nucleation layer on a substrate, forming a Ga(Al)AsSb buffer layer on the GaSb nucleation layer, forming an In0.52Al0.48As bottom barrier layer on the Ga(Al)AsSb buffer layer, and forming a graded InxAl1-xAs layer on the In0.52Al0.48As bottom barrier layer thus enabling the fabrication of low defect, device grade InGaAs based quantum well structures.
    Type: Application
    Filed: June 19, 2008
    Publication date: December 24, 2009
    Inventors: Mantu K. Hudait, Peter G. Tolchinsky, Loren A. Chow, Dmitri Loubychev, Joel M. Fastenau, Amy W.K. Liu
  • Publication number: 20090302350
    Abstract: Enhancement mode transistors are described where a Group III-N compound is used in the source and drain regions to place tensile strain on the channel. The source and drain regions may be raised or embedded, and fabricated in conjunction with recessed or raised compression regions for p channel transistors.
    Type: Application
    Filed: August 14, 2009
    Publication date: December 10, 2009
    Inventors: Suman Datta, Justin K. Brask, Been-Yih Jin, Jack T. Kavalieros, Mantu K. Hudait
  • Publication number: 20090298266
    Abstract: A device grade III-V quantum well structure and method of manufacture is described. Embodiments of the present invention enable III-V InSb quantum well device layers with defect densities below 1×108 cm?2 to be formed. In an embodiment of the present invention, a delta doped layer is disposed on a dopant segregation barrier in order to confine delta dopant within the delta doped layer and suppress delta dopant surface segregation.
    Type: Application
    Filed: August 10, 2009
    Publication date: December 3, 2009
    Inventors: Mantu K. Hudait, Aaron A. Budrevich, Dmitri Loubychev, Jack T. Kavalieros, Suman Datta, Joel M. Fastenau, Amy W. Liu
  • Publication number: 20090272965
    Abstract: Embodiments of the present invention describe a method of fabricating a III-V quantum well transistor with low current leakage and high on-to-off current ratio. A hydrophobic mask having an opening is formed on a semiconductor film. The opening exposes a portion on the semiconductor film where a dielectric layer is desired to be formed. A hydrophilic surface is formed on the exposed portion of the semiconductor film. A dielectric layer is then formed on the hydrophilic surface by using an atomic layer deposition process. A metal layer is deposited on the dielectric layer.
    Type: Application
    Filed: April 30, 2008
    Publication date: November 5, 2009
    Inventors: Willy Rachmady, Marko Radosavljevic, Mantu K. Hudait, Matthew V. Metz
  • Patent number: 7601980
    Abstract: A device grade III-V quantum well structure and method of manufacture is described. Embodiments of the present invention enable III-V InSb quantum well device layers with defect densities below 1×108 cm?2 to be formed. In an embodiment of the present invention, a delta doped layer is disposed on a dopant segregation barrier in order to confine delta dopant within the delta doped layer and suppress delta dopant surface segregation.
    Type: Grant
    Filed: December 29, 2006
    Date of Patent: October 13, 2009
    Assignee: Intel Corporation
    Inventors: Mantu K. Hudait, Aaron A. Budrevich, Dmitri Loubychev, Jack T. Kavalieros, Suman Datta, Joel M. Fastenau, Amy W. K. Liu
  • Publication number: 20090242872
    Abstract: Double quantum well structures for transistors are generally described. In one example, an apparatus includes a semiconductor substrate, one or more buffer layers coupled to the semiconductor substrate, a first barrier layer coupled to the one or more buffer layers, a first quantum well channel coupled with the first barrier layer wherein the first quantum well channel includes a group III-V semiconductor material or a group II-VI semiconductor material, or combinations thereof, a second barrier layer coupled to the first quantum well channel, and a second quantum well channel coupled to the barrier layer wherein the second quantum well channel includes a group III-V semiconductor material or a group II-VI semiconductor material, or combinations thereof.
    Type: Application
    Filed: March 28, 2008
    Publication date: October 1, 2009
    Inventors: Ravi Pillarisetty, Mantu K. Hudait, Marko Radosavljevic, Gilbert Dewey, Titash Rakshit, Jack T. Kavalieros
  • Publication number: 20090242873
    Abstract: Semiconductor heterostructures to reduce short channel effects are generally described. In one example, an apparatus includes a semiconductor substrate, one or more buffer layers coupled to the semiconductor substrate, a first barrier layer coupled to the one or more buffer layers, a back gate layer coupled to the first barrier layer wherein the back gate layer includes a group III-V semiconductor material, a group II-VI semiconductor material, or combinations thereof, the back gate layer having a first bandgap, a second barrier layer coupled to the back gate layer wherein the second barrier layer includes a group III-V semiconductor material, a group II-VI semiconductor material, or combinations thereof, the second barrier layer having a second bandgap that is relatively larger than the first bandgap, and a quantum well channel coupled to the second barrier layer, the quantum well channel having a third bandgap that is relatively smaller than the second bandgap.
    Type: Application
    Filed: March 28, 2008
    Publication date: October 1, 2009
    Inventors: Ravi Pillarisetty, Mantu K. Hudait, Marko Radosavljevic, Gilbert Dewey, Titash Rakshit, Robert S. Chau
  • Patent number: 7592213
    Abstract: Enhancement mode transistors are described where a Group III-N compound is used in the source and drain regions to place tensile strain on the channel. The source and drain regions may be raised or embedded, and fabricated in conjunction with recessed or raised compression regions for p channel transistors.
    Type: Grant
    Filed: December 29, 2005
    Date of Patent: September 22, 2009
    Assignee: Intel Corporation
    Inventors: Suman Datta, Justin K. Brask, Been-Yih Jin, Jack T. Kavalieros, Mantu K. Hudait
  • Publication number: 20090218596
    Abstract: Various embodiments provide a buffer layer that is grown over a silicon substrate that provides desirable device isolation for devices formed relative to III-V material device layers, such as InSb-based devices, as well as bulk thin film grown on a silicon substrate. In addition, the buffer layer can mitigate parallel conduction issues between transistor devices and the silicon substrate. In addition, the buffer layer addresses and mitigates lattice mismatches between the film relative to which the transistor is formed and the silicon substrate.
    Type: Application
    Filed: February 13, 2009
    Publication date: September 3, 2009
    Inventors: Mantu K. Hudait, Mohamad A. Shaheen, Loren A. Chow, Peter G. Tolchinsky, Joel M. Fastenau, Dmitri Loubychev, Amy W. K. Liu
  • Publication number: 20090206324
    Abstract: Dislocation removal from a group III-V film grown on a semiconductor substrate is generally described. In one example, an apparatus includes a semiconductor substrate, a buffer film including a group III-V semiconductor material epitaxially coupled to the semiconductor substrate wherein the buffer film includes material melted by laser pulse irradiation and recrystallized to substantially remove dislocations or defects from the buffer film, and a first semiconductor film epitaxially grown on the buffer film wherein a lattice mismatch exists between the semiconductor substrate and the first semiconductor film.
    Type: Application
    Filed: February 15, 2008
    Publication date: August 20, 2009
    Inventors: Mantu K. Hudait, Peter G. Tolchinsky, Jack T. Kavalieros, Marko Radosavljevic
  • Patent number: 7573059
    Abstract: A device grade III-V quantum well structure formed on a silicon substrate using a composite buffer architecture and the method of manufacture is described. Embodiments of the present invention enable III-V InSb quantum well device layers with defect densities below 1×108 cm?2 to be formed on silicon substrates. In an embodiment of the present invention, an InSb quantum well layer is sandwiched between two larger band gap barrier layers. In an embodiment of the present invention, InSb quantum well layer is strained. In a specific embodiment, the two larger band gap barrier layers are graded.
    Type: Grant
    Filed: August 2, 2006
    Date of Patent: August 11, 2009
    Assignee: Intel Corporation
    Inventors: Mantu K. Hudait, Mohamad A. Shaheen, Loren A. Chow, Peter G. Tolchinsky, Dmitri Loubychev, Joel M. Fastenau, Amy W. K. Liu
  • Patent number: 7566898
    Abstract: In one embodiment, the present invention includes an apparatus for forming a transistor that includes a silicon (Si) substrate, a dislocation filtering buffer formed over the Si substrate having a first buffer layer including gallium arsenide (GaAs) nucleation and buffer layers and a second buffer layer including a graded indium aluminium arsenide (InAlAs) buffer layer, a lower barrier layer formed on the second buffer layer formed of InAlAs, and a strained quantum well (QW) layer formed on the lower barrier layer of indium gallium arsenide (InGaAs). Other embodiments are described and claimed.
    Type: Grant
    Filed: March 1, 2007
    Date of Patent: July 28, 2009
    Assignee: Intel Corporation
    Inventors: Mantu K. Hudait, Dmitri Loubychev, Suman Datta, Robert Chau, Joel M. Fastenau, Amy W. K. Liu
  • Publication number: 20090140301
    Abstract: Reducing contact resistance in p-type field effect transistors is generally described. In one example, an apparatus includes a first semiconductor substrate, a first noble metal film including palladium (Pd) coupled with the first semiconductor substrate, a second noble metal film including platinum (Pt) coupled with the first noble metal film, and a third metal film including an electrically conductive metal coupled with the second noble metal film, wherein the first, second, and third metal films form one or more contacts having reduced specific contact resistance between the first semiconductor substrate and the one or more contacts.
    Type: Application
    Filed: November 29, 2007
    Publication date: June 4, 2009
    Inventors: Mantu K. Hudait, Marko Radosavljevic, Suman Datta