Patents by Inventor Paul Wallner

Paul Wallner has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20060285424
    Abstract: A high-speed interface circuit is implemented in a semiconductor memory chip including a memory core, a first interface circuit section, and a second interface circuit section. The first interface circuit section is connectable to a write data-/command and address signal bus, includes a write data-/command and address re-driver/transmitter path (which may be transparent) and does not include any clock signal synchronizing circuitry, and a main write signal path including a serial-to-parallel converting and synchronizing device to synchronize with a reference clock signal received write data-/command and address signals and delivering the parallel converted write signals to the memory core.
    Type: Application
    Filed: June 15, 2005
    Publication date: December 21, 2006
    Inventors: Peter Gregorius, Martin Streibl, Paul Wallner, Thomas Rickes
  • Publication number: 20060221761
    Abstract: A control unit is set up to generate and output periodic clock signals, that are in sync with and at the same frequency as a periodic basic clock that is input into it, and periodic control signals, that are likewise in sync with the basic clock, and to turn on/turn off output of at least the clock signal in reaction to an activation/deactivation signal, which is routed to it externally, to a synchronous parallel/serial converter executing synchronization and serialization of a parallel data signal with the basic clock. Whereas output of the clock signal and optionally of the control signals are turned off, immediately after the activation/deactivation signal has assumed its deactivation state, the control unit is able to synchronize turning control signals on again, when the activation/deactivation signal has assumed its activation state.
    Type: Application
    Filed: February 16, 2006
    Publication date: October 5, 2006
    Inventors: Paul Wallner, Peter Gregorius
  • Publication number: 20060193414
    Abstract: A synchronization and data recovery device (SuD) for clock-synchronized recovery of data bits in a data stream is provided, which is particularly suitable for improved backward identification of data in serial receiver interfaces of high-speed semiconductor memory modules and/or memory controller modules with a low data density. The SuD includes a sampling unit, a data adjustment unit, a digital monitoring unit, a phase lock detector unit, a phase generator, an FIR low-pass filter and a data recovery decision unit. After synchronization of the values that have been sampled by the sampling unit in the data adjustment unit, these values are filtered in the FIR low-pass filter unit, which indicates a greater tolerance with respect to fluctuations in the ideal sampling time, in that it uses sample values of the previous symbol and of the subsequent symbol in addition to the sample values of the symbol to be identified.
    Type: Application
    Filed: February 2, 2006
    Publication date: August 31, 2006
    Inventors: Peter Gregorius, Paul Wallner
  • Publication number: 20060181444
    Abstract: A synchronous parallel/serial converter is disclosed. In one embodiment, the a synchronous parallel/serial converter that receives a parallel n-bit input signal and comprising a first shift register that receives an odd-numbered part of the input signal with a first load signal in synchronism with a clock signal having a clock rate half the clock rate of a system clock, and provides a serial output as a first one-bit signal sequence; a second shift register that receives an even-numbered part of the input signal with a second load signal synchronism with the clock signal and provides a serial output as a second one-bit signal sequence; and a fusion unit that fuses the first serial one-bit signal sequence synchronously with the clock signal and the second serial one-bit signal sequence in synchronism the clock signal to form a serial one-bit output signal.
    Type: Application
    Filed: January 13, 2006
    Publication date: August 17, 2006
    Inventors: Paul Wallner, Peter Gregorius, Ralf Schledz
  • Publication number: 20060123265
    Abstract: A semiconductor memory module includes a plurality of semiconductor memory chips and bus signal lines that supply an incoming clock signal and incoming command and address signals to the semiconductor memory chips. A clock signal regeneration circuit and a register circuit are arranged on the semiconductor memory module in a common chip packing connected to the bus signal lines. The clock signal regeneration circuit and the register circuit respectively condition the incoming clock signal and temporarily store the incoming command and address signals, respectively multiply the conditioned clock signal and the temporarily stored command and address signals by a factor of 1:X, and respectively supply to the semiconductor memory chips the conditioned clock signal and the temporarily stored command and address signals.
    Type: Application
    Filed: December 3, 2004
    Publication date: June 8, 2006
    Inventors: Hermann Ruckerbauer, Abdallah Bacha, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Publication number: 20060112230
    Abstract: The present invention relates to an integrated memory device including: memory cells arranged at wordlines and bitlines, wherein the memory cells are addressable in sets of 2n bit, wherein n is an integer, a pre-fetch read unit to pre-fetch an addressed set of 2n data bit in parallel from the addressed memory area, buffer memory to buffer the number of pre-fetched data bits; a number m of output ports to output the data bits buffered in the buffer memory; an output controller for controlling the outputting of the data bits buffered in the buffer memory to the number m of output ports in groups of m bits in one or a plurality of successive cycles, characterized in that the number m of output ports is different to any of the possible numbers 2n of the sets of addressable memory cells.
    Type: Application
    Filed: November 24, 2004
    Publication date: May 25, 2006
    Inventors: Christian Sichert, Hermann Ruckerbauer, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Patent number: 7050340
    Abstract: A semiconductor memory system for the transfer of write and read data signals among interface circuits includes at least one memory device, a memory controller unit and, optionally, a register unit of a semiconductor memory system, wherein the data signals are each transferred in signal bursts of a specific burst length. The system is characterized in that a number of additional bits extending the burst length are transferred together with at least every nth signal burst.
    Type: Grant
    Filed: November 15, 2004
    Date of Patent: May 23, 2006
    Assignee: Infineon Technologies, AG
    Inventors: Hermann Ruckerbauer, Dominique Savignac, Christian Sichert, Peter Gregorius, Paul Wallner
  • Publication number: 20060104132
    Abstract: A semiconductor memory system for the transfer of write and read data signals among interface circuits includes at least one memory device, a memory controller unit and, optionally, a register unit of a semiconductor memory system, wherein the data signals are each transferred in signal bursts of a specific burst length. The system is characterized in that a number of additional bits extending the burst length are transferred together with at least every nth signal burst.
    Type: Application
    Filed: November 15, 2004
    Publication date: May 18, 2006
    Inventors: Hermann Ruckerbauer, Dominique Savignac, Christian Sichert, Peter Gregorius, Paul Wallner
  • Publication number: 20060095826
    Abstract: A semiconductor memory module includes a plurality of semiconductor memory chips. Each semiconductor memory chip includes an interface circuit that is configured to detect a transmission error in a write datum and is further configured to output, via a separate signal path, a repeat request signal for the repeated transmission of the write datum detected as erroneous. This repeat request signal can be transmitted either as a single-bit signal or as a multibit signal (e.g., serially as an individual signal line to a superordinate memory controller).
    Type: Application
    Filed: October 31, 2005
    Publication date: May 4, 2006
    Inventors: Hermann Ruckerbauer, Doninique Savignac, Peter Gregorius, Christian Sichert, Paul Wallner
  • Publication number: 20060067156
    Abstract: One embodiment of the present invention provides to a memory device adapted to receive data according to a write clock signal and to output data according to a read clock signal, comprising a clock port configured to output the read clock signal and to receive the write clock signal and a serial bidirectional driver configured to output the read clock signal via the clock port and to receive the write clock signal via the clock port simultaneously.
    Type: Application
    Filed: September 30, 2004
    Publication date: March 30, 2006
    Inventors: Hermann Ruckerbauer, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Publication number: 20060067157
    Abstract: The present invention relates to a memory system having a memory device with two clock lines. One embodiment of the present invention provides a memory system comprising at least one memory device, a memory controller to control operation of the memory device, a first clock line which extends from a write clock output of the memory controller to a clock port of the memory device to provide a clock signal to the memory device, and a second clock line which extends from the clock port of the memory device to a read clock input of the memory controller to forward the clock signal applied to the clock port of the memory device back to a read clock input of the memory controller. The memory device may further comprise a synchronization circuit adapted to receive the clock signal from the memory controller and to, provide an output data synchronized to the forwarded clock signal.
    Type: Application
    Filed: September 30, 2004
    Publication date: March 30, 2006
    Inventors: Hermann Ruckerbauer, Christian Sichert, Dominique Savignac, Peter Gregorius, Paul Wallner
  • Publication number: 20040001566
    Abstract: For the detection of a phase difference between a reference signal (6) and a control signal, the reference signal (6) is sampled at fixed sampling time points (S1-S7), whereby the gaps between the sampling time points (S1-S7) are variable. An output signal (PD0-PD6), which can only assume a certain number of possible states, is generated in dependence on the samplings (A0-A6) obtained at the sampling time points (S1-S7). In the case of binary sampling of the reference signal (6), the samplings (A0-A6) are present as a binary word, which can be illustrated by means of suitable logic on output signals (PD0-PD6), which again represent the various states of the output signal. Preferably, each state is depicted by the active state of an output line (PD0-PD6).
    Type: Application
    Filed: April 3, 2003
    Publication date: January 1, 2004
    Inventors: Peter Gregorius, Edoardo Prete, Paul Wallner