Patents by Inventor Philipp Steinmann

Philipp Steinmann has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Patent number: 9583596
    Abstract: An integrated circuit containing a diode with a drift region containing a first dopant type plus scattering centers. An integrated circuit containing a DEMOS transistor with a drift region containing a first dopant type plus scattering centers. A method for designing an integrated circuit containing a DEMOS transistor with a counter doped drift region.
    Type: Grant
    Filed: November 23, 2015
    Date of Patent: February 28, 2017
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Philipp Steinmann, Amitava Chatterjee, Sameer Pendharkar
  • Publication number: 20160079392
    Abstract: An integrated circuit containing a diode with a drift region containing a first dopant type plus scattering centers. An integrated circuit containing a DEMOS transistor with a drift region containing a first dopant type plus scattering centers. A method for designing an integrated circuit containing a DEMOS transistor with a counter doped drift region.
    Type: Application
    Filed: November 23, 2015
    Publication date: March 17, 2016
    Inventors: Philipp Steinmann, Amitava Chatterjee, Sameer Pendharkar
  • Patent number: 9231054
    Abstract: An integrated circuit containing a diode with a drift region containing a first dopant type plus scattering centers. An integrated circuit containing a DEMOS transistor with a drift region containing a first dopant type plus scattering centers. A method for designing an integrated circuit containing a DEMOS transistor with a counter doped drift region.
    Type: Grant
    Filed: November 6, 2013
    Date of Patent: January 5, 2016
    Assignee: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Philipp Steinmann, Amitava Chatterjee, Sameer Pendharkar
  • Patent number: 8932942
    Abstract: Method of forming an electrical contact between a support wafer and a surface of a top silicon layer of a silicon-on-insulator wafer. The method comprises etching a cavity into the top silicon layer and the insulator layer. A selective epitaxial step is performed for growing an epitaxial layer of silicon inside the cavity up to the surface of the top silicon layer. An electrical device comprising an electrical contact between a support wafer and a surface of a top silicon layer of a silicon-on-insulator wafer formed according to the inventive method.
    Type: Grant
    Filed: March 23, 2010
    Date of Patent: January 13, 2015
    Assignee: Texas Instruments Deutschland GmbH
    Inventors: Philipp Steinmann, Manfred Schiekofer, Michael Kraus, Thomas Scharnagl, Wolfgang Schwartz
  • Patent number: 8847359
    Abstract: High voltage bipolar transistors built with a BiCMOS process sequence exhibit reduced gain at high current densities due to the Kirk effect. Threshold current density for the onset of the Kirk effect is reduced by the lower doping density required for high voltage operation. The widened base region at high collector current densities due to the Kirk effect extends laterally into a region with a high density of recombination sites, resulting in an increase in base current and drop in the gain. The instant invention provides a bipolar transistor in an IC with an extended unsilicided base extrinsic region in a configuration that does not significantly increase a base-emitter capacitance. Lateral extension of the base extrinsic region may be accomplished using a silicide block layer, or an extended region of the emitter-base dielectric layer. A method of fabricating an IC with the inventive bipolar transistor is also disclosed.
    Type: Grant
    Filed: August 6, 2009
    Date of Patent: September 30, 2014
    Assignee: Texas Instruments Incorporated
    Inventors: Scott Gerard Balster, Hiroshi Yasuda, Philipp Steinmann, Badih El-Kareh
  • Publication number: 20140061785
    Abstract: An integrated circuit containing a diode with a drift region containing a first dopant type plus scattering centers. An integrated circuit containing a DEMOS transistor with a drift region containing a first dopant type plus scattering centers. A method for designing an integrated circuit containing a DEMOS transistor with a counter doped drift region.
    Type: Application
    Filed: November 6, 2013
    Publication date: March 6, 2014
    Applicant: Texas Instruments Incorporated
    Inventors: Philipp Steinmann, Amitava Chatterjee, Sameer Pendharkar
  • Patent number: 8592900
    Abstract: An integrated circuit containing a diode with a drift region containing a first dopant type plus scattering centers. An integrated circuit containing a DEMOS transistor with a drift region containing a first dopant type plus scattering centers. A method for designing an integrated circuit containing a DEMOS transistor with a counter doped drift region.
    Type: Grant
    Filed: November 3, 2011
    Date of Patent: November 26, 2013
    Assignee: Texas Instruments Incorporated
    Inventors: Philipp Steinmann, Amitava Chatterjee, Sameer Pendharkar
  • Patent number: 8277763
    Abstract: The present invention relates to a method of processing analyte using a portable incubator apparatus. The incubator apparatus 10 has a plurality of cavities 20 each configured to receive analyte to be incubated. The method comprises: receiving analyte in each of the plurality of cavities; incubating the analyte in the plurality of cavities, the incubator apparatus being operable to control temperatures of analyte contained in the plurality of cavities independently of each other; and moving the incubator apparatus from a first location to a second location while the analyte is being incubated, the incubator apparatus being configured to maintain desired incubation conditions independently of a supply of electrical power and apparatus external to the incubator apparatus as the incubator apparatus is being moved.
    Type: Grant
    Filed: February 28, 2007
    Date of Patent: October 2, 2012
    Assignee: Centeo Biosciences Limited
    Inventors: Philipp Steinmann, Gabriela Juárez Martinez
  • Publication number: 20120112275
    Abstract: An integrated circuit containing a diode with a drift region containing a first dopant type plus scattering centers. An integrated circuit containing a DEMOS transistor with a drift region containing a first dopant type plus scattering centers. A method for designing an integrated circuit containing a DEMOS transistor with a counter doped drift region.
    Type: Application
    Filed: November 3, 2011
    Publication date: May 10, 2012
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Philipp Steinmann, Amitava Chatterjee, Sameer Pendharkar
  • Patent number: 8012844
    Abstract: A method of manufacturing an integrated circuit comprises depositing a electrically resistive layer of a material for serving as a thin film resistor (TFR), depositing an electrically insulating layer on the resistor layer, removing the electrically insulating layer from outside an electrically active area of the resistor layer corresponding to a target TFR area, and depositing an electrically conductive layer of an electrically conductive material such that the conductive layer overlaps the target TFR area and the conductive layer electrically contacts the resistor layer outside the target TFR area.
    Type: Grant
    Filed: November 24, 2009
    Date of Patent: September 6, 2011
    Assignee: Texas Instruments Incorporated
    Inventors: Christoph Dirnecker, Philipp Steinmann, Badih El-Kareh
  • Publication number: 20100244184
    Abstract: Method of forming an electrical contact between a support wafer and a surface of a top silicon layer of a silicon-on-insulator wafer. The method comprises etching a cavity into the top silicon layer and the insulator layer. A selective epitaxial step is performed for growing an epitaxial layer of silicon inside the cavity up to the surface of the top silicon layer. An electrical device comprising an electrical contact between a support wafer and a surface of a top silicon layer of a silicon-on-insulator wafer formed according to the inventive method.
    Type: Application
    Filed: March 23, 2010
    Publication date: September 30, 2010
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Philipp STEINMANN, Manfred SCHIEKOFER, Michael KRAUS, Thomas SCHARNAGL, Wolfgang SCHWARTZ
  • Publication number: 20100136764
    Abstract: A method of manufacturing an integrated circuit comprises depositing a electrically resistive layer of a material for serving as a thin film resistor (TFR), depositing an electrically insulating layer on the resistor layer, removing the electrically insulating layer from outside an electrically active area of the resistor layer corresponding to a target TFR area, and depositing an electrically conductive layer of an electrically conductive material such that the conductive layer overlaps the target TFR area and the conductive layer electrically contacts the resistor layer outside the target TFR area.
    Type: Application
    Filed: November 24, 2009
    Publication date: June 3, 2010
    Applicant: TEXAS INSTRUMENTS DEUTSCHLAND GMBH
    Inventors: Christoph Dirnecker, Philipp Steinmann, Badih El-Kareh
  • Patent number: 7670890
    Abstract: An junction field effect transistor (JFET) is fashioned with a patterned layer of silicide block (SBLK) material utilized in forming gate, source and drain regions. Utilizing the silicide block in this manner helps to reduce low-frequency (flicker) noise associated with the JFET by suppressing the impact of surface states, among other things.
    Type: Grant
    Filed: July 26, 2006
    Date of Patent: March 2, 2010
    Assignees: Texas Instruments Deutschland GmbH, Texas Instruments Incorporated
    Inventors: Badih El-Kareh, Hiroshi Yasuda, Scott Gerard Balster, Philipp Steinmann, Joe R. Trogolo
  • Publication number: 20100032804
    Abstract: High voltage bipolar transistors built with a BiCMOS process sequence exhibit reduced gain at high current densities due to the Kirk effect. Threshold current density for the onset of the Kirk effect is reduced by the lower doping density required for high voltage operation. The widened base region at high collector current densities due to the Kirk effect extends laterally into a region with a high density of recombination sites, resulting in an increase in base current and drop in the gain. The instant invention provides a bipolar transistor in an IC with an extended unsilicided base extrinsic region in a configuration that does not significantly increase a base-emitter capacitance. Lateral extension of the base extrinsic region may be accomplished using a silicide block layer, or an extended region of the emitter-base dielectric layer. A method of fabricating an IC with the inventive bipolar transistor is also disclosed.
    Type: Application
    Filed: August 6, 2009
    Publication date: February 11, 2010
    Applicant: TEXAS INSTRUMENTS INCORPORATED
    Inventors: Scott Gerard Balster, Hiroshi Yasuda, Philipp Steinmann, Badih El-Kareh
  • Patent number: 7615425
    Abstract: The disclosure herein pertains to fashioning an n channel junction field effect transistor (NJFET) and/or a p channel junction field effect transistor (PJFET) with an open drain, where the open drain allows the transistors to operate at higher voltages before experiencing gate leakage current. The open drain allows the voltage to be increased several fold without increasing the size of the transistors. Opening the drain essentially spreads equipotential lines of respective electric fields developed at the drains of the devices so that the local electric fields, and hence the impact ionization rates are reduced to redirect current below the surface of the transistors.
    Type: Grant
    Filed: August 15, 2006
    Date of Patent: November 10, 2009
    Assignee: Texas Instruments Incorporated
    Inventors: Joe R. Trogolo, Hiroshi Yasuda, Badih El-Kareh, Philipp Steinmann
  • Publication number: 20090250784
    Abstract: An integrated circuit includes silicon layer (2) supported by a bottom oxide layer (3), a shallow trench oxide (4) in the shallow trench (30), and a polycrystalline silicon layer (5) on the shallow trench oxide. A deep trench oxide (25) extending from the shallow trench oxide to the bottom oxide layer electrically isolates a section (2A) of the silicon layer to prevent a silicon cone defect (22) on the silicon layer (2) from causing short-circuiting of the polycrystalline silicon layer (5) to a non-isolated section of the silicon layer. The polycrystalline silicon layer (5) can form a bottom plate of a poly/metal capacitor (20) and can also form a poly interconnect conductor (5A).
    Type: Application
    Filed: June 2, 2008
    Publication date: October 8, 2009
    Inventors: Walter B. Meinel, Henry Surtihadi, Philipp Steinmann, David J. Hannaman
  • Patent number: 7498639
    Abstract: An integrated BiCMOS semiconductor circuit has active moat areas in silicon. The active moat areas include electrically active components of the semiconductor circuit, which comprise active window structures for base and/or emitter windows. The integrated BiCMOS semiconductor circuit has zones where silicon is left to form dummy moat areas which do not include electrically active components, and has isolation trenches to separate the active moat areas from each other and from the dummy moat areas. The dummy moat areas comprise dummy window structures having geometrical dimensions and shapes similar to those of the active window structures for the base and/or emitter windows.
    Type: Grant
    Filed: September 23, 2005
    Date of Patent: March 3, 2009
    Assignee: Texas Instruments Incorporated
    Inventors: Philipp Steinmann, Scott Balster, Badih El-Kareh, Thomas Scharnagl, Michael Schmitt
  • Publication number: 20090011495
    Abstract: The present invention relates to a method of processing analyte using a portable incubator apparatus. The incubator apparatus 10 has a plurality of cavities 20 each configured to receive analyte to be incubated. The method comprises: receiving analyte in each of the plurality of cavities; incubating the analyte in the plurality of cavities, the incubator apparatus being operable to control temperatures of analyte contained in the plurality of cavities independently of each other; and moving the incubator apparatus from a first location to a second location whilst the analyte is being incubated, the incubator apparatus being configured to maintain desired incubation conditions independently of a supply of electrical power and apparatus external to the incubator apparatus as the incubator apparatus is being moved.
    Type: Application
    Filed: February 28, 2007
    Publication date: January 8, 2009
    Inventors: Philipp Steinmann, Gabriela Juarez Martinez
  • Patent number: 7422972
    Abstract: An integrated circuit programmable structure (60) is formed for use a trim resistor and/or a programmable fuse. The programmable structure comprises placing heating elements (70) in close proximity to the programmable structure (60) to heat the programmable structure (60) during programming.
    Type: Grant
    Filed: July 15, 2005
    Date of Patent: September 9, 2008
    Assignee: Texas Instruments Incorporated
    Inventors: Jeffrey A. Babcock, Angelo Pinto, Gregory E. Howard, Philipp Steinmann, Scott Balster
  • Patent number: 7403095
    Abstract: A thin film resistor structure and a method of fabricating a thin film resistor structure is provided. The thin film resistor structure includes an electrical interface layer or head layer that is a combination of a Titanium (Ti) layer and a Titanium Nitride (TiN) layer. The combination of the Ti layer and the TiN layer mitigates resistance associated with the electrical interface layers.
    Type: Grant
    Filed: October 4, 2005
    Date of Patent: July 22, 2008
    Assignee: Texas Instruments Incorporated
    Inventors: Brian Vialpando, Eric William Beach, Philipp Steinmann