Patents by Inventor Pin Chang

Pin Chang has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20240095177
    Abstract: A computing system performs partial cache deactivation. The computing system estimates the leakage power of a cache based on operating conditions of the cache including voltage and temperature. The computing system further identifies a region of the cache as a candidate for deactivation based on cache hit counts. The computing system then adjusts the size of the region for the deactivation based on the leakage power and a bandwidth of a memory hierarchy device. The memory hierarchy device is at the next level to the cache in a memory hierarchy of the computing system.
    Type: Application
    Filed: August 17, 2023
    Publication date: March 21, 2024
    Inventors: Yu-Pin Chen, Jia-Ming Chen, Chien-Yuan Lai, Ya Ting Chang, Cheng-Tse Chen
  • Publication number: 20240095168
    Abstract: A computing system performs shared cache allocation to allocate cache resources to groups of tasks. The computing system monitors the bandwidth at a memory hierarchy device that is at a next level to the cache in a memory hierarchy of the computing system. The computing system estimates a change in dynamic power from a corresponding change in the bandwidth before and after the cache resources are allocated. The allocation of the cache resources are adjusted according to an allocation policy that receives inputs including the estimated change in the dynamic power and a performance indication of task execution.
    Type: Application
    Filed: August 17, 2023
    Publication date: March 21, 2024
    Inventors: Yu-Pin Chen, Jia-Ming Chen, Chien-Yuan Lai, Ya Ting Chang, Cheng-Tse Chen
  • Patent number: 11935781
    Abstract: An integrated circuit (IC) structure includes a gate structure, a source epitaxial structure, a drain epitaxial structure, a front-side interconnection structure, a backside dielectric layer, and a backside via. The source epitaxial structure and the drain epitaxial structure are respectively on opposite sides of the gate structure. The front-side interconnection structure is on a front-side of the source epitaxial structure and a front-side of the drain epitaxial structure. The backside dielectric layer is on a backside of the source epitaxial structure and a backside of the drain epitaxial structure and has an air gap therein. The backside via extends through the backside dielectric layer to a first one of the source epitaxial structure and the drain epitaxial structure.
    Type: Grant
    Filed: July 28, 2022
    Date of Patent: March 19, 2024
    Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
    Inventors: Che-Lun Chang, Wei-Yang Lee, Chia-Pin Lin, Yuan-Ching Peng
  • Publication number: 20240087057
    Abstract: A power consumption monitoring device includes a sensor, a storage, and a processor. The sensor is configured to detect a power-consuming device quantity and a power consumption amount. The storage is configured to store the power-consuming device quantity and the power consumption amount. The processor is communicatively connected to the sensor and the storage. The processor is configured to calculate a power-consuming device idling indicator based on the power-consuming device quantity and the power consumption amount in a monitoring time interval, wherein the power-consuming device idling indicator is used for indicating a deviation status of the power-consuming device quantity and the power consumption amount. The processor is further configured to determine whether the power-consuming device idling indicator exceeds a warning threshold. In response to the power-consuming device idling indicator exceeding the warning threshold, the processor is further configured to generate a warning message.
    Type: Application
    Filed: December 20, 2022
    Publication date: March 14, 2024
    Inventors: Wei-Chao CHEN, Ming-Chi CHANG, Chih-Pin WEI, Ke-Li WU, Hua-Hsiu CHIANG, Yu-Lun CHANG
  • Publication number: 20240087980
    Abstract: A semiconductor device includes a substrate, a dielectric layer disposed over the substrate, and an interconnect structure extending through the dielectric layer. The dielectric layer includes a low-k dielectric material which includes silicon carbonitride having a carbon content ranging from about 30 atomic % to about 45 atomic %. The semiconductor device further includes a thermal dissipation feature extending through the dielectric layer and disposed to be spaced apart from the interconnect structure.
    Type: Application
    Filed: February 17, 2023
    Publication date: March 14, 2024
    Applicant: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Kai-Fang CHENG, Cherng-Shiaw TSAI, Cheng-Chin LEE, Yen-Ju WU, Yen-Pin HSU, Li-Ling SU, Ming-Hsien LIN, Hsiao-Kang CHANG
  • Patent number: 11929283
    Abstract: A semiconductor device includes a gate structure on a substrate and a dielectric film stack over the gate structure and the substrate, where the dielectric film stack includes a first inter layer dielectric (ILD) over the substrate and the gate structure, a barrier layer over the first ILD, a second ILD over the barrier layer, and a contact extending through the dielectric film stack. An upper portion of a contact sidewall has a first slope, a lower portion of the contact sidewall has a second slope different from the first slope, and a transition from the first slope to the second slope occurs at a portion of the contact extending through the barrier layer.
    Type: Grant
    Filed: August 28, 2019
    Date of Patent: March 12, 2024
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Pin Chi Huang, Chien-Chang Fang, Rung Hung Hsueh
  • Patent number: 11925912
    Abstract: The disclosure features a system that includes a plurality of material tanks, each of which includes at least one material for forming a chemical composition and includes a first recirculation loop; at least one mixing tank in which the materials from the material tanks are mixed to form a chemical composition, the mixing tank including a second recirculation loop; and at least one holding tank configured to continuously receive the chemical composition from the mixing tank, the holding tank including a third recirculation loop. The system may further include a plurality of fluid flow controller units and be configured to form material and chemical composition flows in an in-process steady state.
    Type: Grant
    Filed: December 7, 2018
    Date of Patent: March 12, 2024
    Assignee: Fujifilm Electronic Materials U.S.A., Inc.
    Inventors: Shih-Pin Chou, Wen-Hung Chang, Deepak Mahulikar, Tamas Varga, Abhudaya Mishra
  • Patent number: 11921101
    Abstract: Disclosed are calibration techniques that can be implemented by a device that conducts biological tests. In certain embodiments, the device for testing a biological specimen includes a receiving mechanism to receive a carrier, a camera module arranged to capture imagery of the carrier, and a processor. Some examples of the processor can detect a calibration mode trigger. In calibration mode, the processor can divide the captured imagery into segments and selectively perform one or more calibration procedures for each segment. Then, the processor records a calibration result for each segment.
    Type: Grant
    Filed: January 25, 2022
    Date of Patent: March 5, 2024
    Assignee: Bonraybio Co., Ltd.
    Inventors: Cheng-Teng Hsu, Chih-Pin Chang, Kuang-Li Huang, Yu-Chiao Chi, Chia-Wei Chang, Chiung-Han Wang
  • Publication number: 20240071947
    Abstract: A semiconductor package including a ring structure with one or more indents and a method of forming are provided. The semiconductor package may include a substrate, a first package component bonded to the substrate, wherein the first package component may include a first semiconductor die, a ring structure attached to the substrate, wherein the ring structure may encircle the first package component in a top view, and a lid structure attached to the ring structure. The ring structure may include a first segment, extending along a first edge of the substrate, and a second segment, extending along a second edge of the substrate. The first segment and the second segment may meet at a first corner of the ring structure, and a first indent of the ring structure may be disposed at the first corner of the ring structure.
    Type: Application
    Filed: August 30, 2022
    Publication date: February 29, 2024
    Inventors: Yu-Ling Tsai, Lai Wei Chih, Meng-Tsan Lee, Hung-Pin Chang, Li-Han Hsu, Chien-Chia Chiu, Cheng-Hung Lin
  • Patent number: 11916098
    Abstract: An integrated inductor is provided. The integrated inductor includes a first winding and a second winding, and has a first end, a second end, and a node. The first winding utilizes the first end and the node as two ends thereof and includes a first coil and a second coil, which do not overlap. The second winding utilizes the second end and the node as two ends thereof and includes a third coil and a fourth coil, which do not overlap. The first coil and the third coil have an overlapping area, and the second coil and the fourth coil have an overlapping area. The first coil is surrounded by the third coil, and the fourth coil is surrounded by the second coil.
    Type: Grant
    Filed: December 28, 2020
    Date of Patent: February 27, 2024
    Assignee: REALTEK SEMICONDUCTOR CORPORATION
    Inventors: Cheng-Wei Luo, Chieh-Pin Chang, Kai-Yi Huang, Ta-Hsun Yeh
  • Publication number: 20240062945
    Abstract: A wireless transmission module for transmitting energy or signals includes a coil assembly and an induction substrate. The coil assembly has a winding axis, and the induction substrate corresponds to the coil assembly. The induction substrate has a first surface facing the coil assembly.
    Type: Application
    Filed: February 7, 2023
    Publication date: February 22, 2024
    Inventors: Kuang-Lun LEE, Feng-Lung CHIEN, Mao-Chun CHEN, Chien-Hung LIN, Chia Ho CHANG, Wen-Pin CHANG
  • Publication number: 20240063030
    Abstract: Provided is a semiconductor device including a substrate, an interconnect structure, a first passivation layer, a stress buffer layer, a pad structure, and a second passivation layer. The interconnect structure is disposed on the substrate. The first passivation layer and the stress buffer layer are disposed on the interconnect structure. The pad structure includes: a lower portion embedded in the first passivation layer and the stress buffer layer, and laterally wrapped by the first passivation layer and the stress buffer layer; and an upper portion on the lower portion. The upper portion has a periphery laterally offset outward from a periphery of the lower portion, so that a bottom surface of the upper portion contacts a top surface of the stress buffer layer. The second passivation layer is disposed on the stress buffer layer and laterally wraps the upper portion of the upper portion of the pad structure.
    Type: Application
    Filed: August 16, 2022
    Publication date: February 22, 2024
    Applicant: Taiwan Semiconductor Manufacturing Company, Ltd.
    Inventors: Hung-Pin Chang, Han-Yi Lu, Wei-Cheng Wu, Der-Chyang Yeh
  • Patent number: 11899007
    Abstract: Disclosed are verification techniques that can be implemented by a device that conducts biological tests to verify that the specimen holding area carries a valid biological specimen. In certain embodiments, the testing device includes a receiving mechanism to receive a carrier, and the carrier includes a holding area that is to carry or to be exposed to a biological specimen. The device can also include a camera module arranged to capture imagery of the carrier, and a processor. In some examples, the processor can capture the imagery of the carrier and identify a visual cue on the carrier. Then, the processor can verify, based on a manner of how the visual cue is displayed in the captured imagery, whether the holding area carries a valid biological specimen.
    Type: Grant
    Filed: January 25, 2022
    Date of Patent: February 13, 2024
    Assignee: Bonraybio Co., Ltd.
    Inventors: Cheng-Teng Hsu, Chih-Pin Chang, Kuang-Li Huang, Yu-Chiao Chi, Chia-Wei Chang, Chiung-Han Wang
  • Publication number: 20240027867
    Abstract: An electronic label device for an electronic shelf label system includes a display module, a driving chip and a system circuit board. The display module includes a driving substrate and a display medium arranged on the driving substrate. The driving chip is arranged on the driving substrate and is electrically connected with the driving substrate. The driving chip controls the display module to display images. The driving chip includes a switch circuit. The system circuit board is electrically connected with the driving substrate and the driving chip. The system circuit board includes a main controller and a light-emitting element, which is electrically connected with the switch circuit. The main controller transmits a control signal to the driving chip, and the driving chip controls the switch circuit, based on the control signal, to drive the light-emitting element to emit light.
    Type: Application
    Filed: March 30, 2023
    Publication date: January 25, 2024
    Inventors: CHAO-HSUAN HUANG, LUNG-PIN CHANG, YEW-CHUN WANG
  • Patent number: 11869800
    Abstract: A method for fabricating a semiconductor device includes receiving a silicon substrate having an isolation feature disposed on the substrate and a well adjacent the isolation feature, wherein the well includes a first dopant. The method also includes etching a recess to remove a portion of the well and epitaxially growing a silicon layer (EPI layer) in the recess to form a channel, wherein the channel includes a second dopant. The method also includes forming a barrier layer between the well and the EPI layer, the barrier layer including at least one of either silicon carbon or silicon oxide. The barrier layer can be formed either before or after the channel. The method further includes forming a gate electrode disposed over the channel and forming a source and drain in the well.
    Type: Grant
    Filed: June 22, 2020
    Date of Patent: January 9, 2024
    Inventors: Harry-Hak-Lay Chuang, Bao-Ru Young, Wei Cheng Wu, Meng-Fang Hsu, Kong-Pin Chang, Chia Ming Liang
  • Publication number: 20230422643
    Abstract: A semiconductor structure comprising a first electrode, a second electrode, a phase-change material (PCM) line in contact with and positioned between the first electrode and the second electrode, at least two heater lines positioned between the first electrode and the second electrode, and an isolation layer positioned between the PCM line and the at least two heater lines is provided. A method of forming a semiconductor structure is provided, the method including forming a dielectric isolation layer having a planar top surface over a substrate, forming at least two heater lines over the planar top surface, forming at least one heater-capping dielectric plate over the at least two heater lines, forming a phase-change material (PCM) line over the at least one heater-capping dielectric plate, forming a first electrode and a second electrode, and forming a PCM-capping dielectric plate over the PCM line.
    Type: Application
    Filed: June 28, 2022
    Publication date: December 28, 2023
    Inventors: Kuo-Pin Chang, Yu-Wei Ting, Kuo-Ching Huang
  • Publication number: 20230422642
    Abstract: A phase-change material (PCM) switching device includes: a base dielectric layer over a semiconductor substrate; a first heater element disposed on the base dielectric layer, the first heater element comprising a first metal element characterized by a first coefficient of thermal expansion (CTE); a second heater element disposed on the first heater element, the second heater element comprising a second metal element characterized by a second CTE larger than the first CTE; a first metal pad and a second metal pad; and a PCM region comprising a PCM operable to switch between an amorphous state and a crystalline state in response to heat generated by the first heater element and the second heater element, wherein the PCM region is disposed above a top surface of the second heater element, and an air gap surrounds the first heater element and the second heater element from three sides.
    Type: Application
    Filed: June 28, 2022
    Publication date: December 28, 2023
    Inventors: Kuo-Pin Chang, Yu-Wei Ting, Yi Ching Ong, Kuo-Ching Huang, Harry-Hak-Lay Chuang
  • Publication number: 20230422644
    Abstract: A phase change device includes a substrate with a top surface. A heater structure is disposed on the substrate. The heater structure has first and second sidewalls on opposite sides of the heater structure. A phase change element is disposed over the heater structure. The phase change element includes three connected portions. A first portion is disposed over the heater structure. A second portion is disposed over the first sidewall of the heater structure. A third portion is over a first portion of the top surface of the substrate adjacent to and spaced apart from the first sidewall of the heater structure.
    Type: Application
    Filed: June 28, 2022
    Publication date: December 28, 2023
    Inventors: Kuo-Pin Chang, Yu-Wei Ting, Tsung-Hao Yeh, Kuo-Ching Huang
  • Publication number: 20230422517
    Abstract: A selector structure may include a bottom electrode including a bottom low thermal conductivity (LTC) metal and a first bottom high thermal conductivity (HTC) metal, a first switching film on the bottom electrode and having an electrical resistivity switchable by an electric field, and a first top electrode on the first switching film and including a first top low thermal conductivity (LTC) metal and a first top high thermal conductivity (HTC) metal.
    Type: Application
    Filed: June 27, 2022
    Publication date: December 28, 2023
    Inventors: Hung-Ju LI, Kuo-Pin Chang, Yu-Wei Ting, Yu-Sheng Chen, Ching-En Chen, Kuo-Ching Huang
  • Patent number: 11854625
    Abstract: A device is disclosed herein. The device includes at least two transmit portions and at least one contact portion. Each of the at least two transmit portions is configured to receive a bit line signal. The at least one contact portion is couple to the at least two transmit portions respectively and configured to transmit the bit line signals from the least two transmit portions to a source line.
    Type: Grant
    Filed: March 4, 2021
    Date of Patent: December 26, 2023
    Assignee: TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY, LTD.
    Inventors: Kuo-Pin Chang, Chien-Hung Liu, Chih-Wei Hung