Patents by Inventor Rahul Sharangpani

Rahul Sharangpani has filed for patents to protect the following inventions. This listing includes patent applications that are pending as well as patents that have already been granted by the United States Patent and Trademark Office (USPTO).

  • Publication number: 20170125436
    Abstract: A method of forming a device includes forming an alternating stack of insulating layers and sacrificial material layers over a substrate, forming a memory opening extending through the alternating stack, and forming an aluminum oxide layer on sidewall surfaces of the sacrificial material layers and on sidewall surfaces of the insulating layers around the memory opening. First aluminum oxide portions of the aluminum oxide layer are located on sidewall surfaces of the sacrificial material layers, and second aluminum oxide portions of the aluminum oxide layer are located on sidewalls of the insulating layers. The method also includes removing the second aluminum oxide portions at a greater etch rate than the first aluminum oxide portions employing a selective etch process, such that all or a predominant portion of each first aluminum oxide portion remains after removal of the second aluminum oxide portions.
    Type: Application
    Filed: October 28, 2015
    Publication date: May 4, 2017
    Inventors: Rahul SHARANGPANI, Sateesh KOKA, Raghuveer S. MAKALA, Somesh PERI, Senaka KANAKAMEDALA
  • Patent number: 9613977
    Abstract: A method of manufacturing a semiconductor structure includes forming a stack of alternating layers comprising insulating layers and spacer material layers over a semiconductor substrate, forming a memory opening through the stack, forming an aluminum oxide layer having a horizontal portion at a bottom of the memory opening and a vertical portion at least over a sidewall of the memory opening, where the horizontal portion differs from the vertical portion by at least one of structure or composition, and selectively etching the horizontal portion selective to the vertical portion.
    Type: Grant
    Filed: June 24, 2015
    Date of Patent: April 4, 2017
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Rahul Sharangpani, Sateesh Koka, Raghuveer S. Makala, Srikanth Ranganathan, Mark Juanitas, Johann Alsmeier
  • Publication number: 20170092733
    Abstract: An alternating stack of insulating layers and sacrificial material layers can be formed over a substrate. Memory stack structures and a backside trench are formed through the alternating stack. Backside recesses are formed by removing the sacrificial material layers from the backside trench selective to the insulating layers. A cobalt-semiconductor alloy portion is formed in each backside recess by reacting cobalt and a semiconductor material. Conductive material in the backside trench can be removed by an etch to electrically isolate cobalt-containing alloy portions located in different backside recesses. Electrically conductive layers including a respective cobalt-semiconductor alloy portion can be employed as word lines of a three-dimensional memory device.
    Type: Application
    Filed: September 29, 2015
    Publication date: March 30, 2017
    Inventors: Raghuveer S. MAKALA, Sateesh KOKA, Zhenyu LU, Somesh PERI, Rahul SHARANGPANI
  • Publication number: 20170084623
    Abstract: Metal floating gate electrodes can be formed for a three-dimensional memory device by forming a memory opening having lateral recesses at levels of spacer material layers between insulating layers, depositing a continuous metal layer, and inducing diffusion and agglomeration of the metal into the lateral recesses to form discrete metal portions employing an anneal process. The metallic material can migrate and form the discrete metal portions due to surface tension, which operates to minimize the surface area of the metallic material. Optionally, two or more continuous metal layers can be employed to form discrete metal portions including at least two metals. Optionally, a selective metal deposition process can be performed to deposit additional metal portions including a different metallic material on the discrete metal portions. The metal floating gate electrodes can be formed without employing an etch process. A tunneling dielectric layer and a semiconductor channel can be subsequently formed.
    Type: Application
    Filed: February 29, 2016
    Publication date: March 23, 2017
    Inventors: Rahul SHARANGPANI, Somesh PERI, Raghuveer S. MAKALA, Yanli ZHANG
  • Patent number: 9576966
    Abstract: An alternating stack of insulating layers and sacrificial material layers can be formed over a substrate. Memory stack structures and a backside trench are formed through the alternating stack. Backside recesses are formed by removing the sacrificial material layers from the backside trench selective to the insulating layers. A cobalt-containing material is deposited such that the cobalt-containing material continuously extends at least between a neighboring pair of cobalt-containing material portions in respective backside recesses. An anneal is performed at an elevated temperature to migrate vertically-extending portions of the cobalt-containing material into the backside recesses, thereby forming vertically separated cobalt-containing material portions confined within the backside recesses. Sidewalls of the insulating layers may be rounded or tapered to facilitate migration of the cobalt-containing material.
    Type: Grant
    Filed: September 21, 2015
    Date of Patent: February 21, 2017
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Somesh Peri, Raghuveer S. Makala, Sateesh Koka, Rahul Sharangpani
  • Patent number: 9570455
    Abstract: A method of making a monolithic three dimensional NAND string including forming a stack of alternating layers of insulating first material and sacrificial second material different from the first material over a major surface of the substrate, forming a front side opening in the stack, forming at least one charge storage region in the front side opening and forming a tunnel dielectric layer over the at least one charge storage region in front side opening. The method also includes forming a semiconductor channel over the tunnel dielectric layer in the front side opening, forming a back side opening in the stack and selectively removing at least portions of the second material layers to form back side recesses between adjacent first material layers.
    Type: Grant
    Filed: November 25, 2014
    Date of Patent: February 14, 2017
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Rahul Sharangpani, Raghuveer S. Makala, Senaka Krishna Kanakamedala, Sateesh Koka, Yao-Sheng Lee, George Matamis
  • Publication number: 20160379989
    Abstract: A method of manufacturing a semiconductor structure includes forming a stack of alternating layers comprising insulating layers and spacer material layers over a semiconductor substrate, forming a memory opening through the stack, forming an aluminum oxide layer having a horizontal portion at a bottom of the memory opening and a vertical portion at least over a sidewall of the memory opening, where the horizontal portion differs from the vertical portion by at least one of structure or composition, and selectively etching the horizontal portion selective to the vertical portion.
    Type: Application
    Filed: June 24, 2015
    Publication date: December 29, 2016
    Inventors: Rahul SHARANGPANI, Sateesh KOKA, Raghuveer S. MAKALA, Srikanth RANGANATHAN, Mark JUANITAS, Johann ALSMEIER
  • Patent number: 9530785
    Abstract: A memory stack structure for a three-dimensional device includes an alternating stack of insulator layers and spacer material layers. A memory opening is formed through the alternating stack. A memory material layer, a tunneling dielectric layer, and a silicon oxide liner are formed in the memory opening. A sacrificial liner is subsequently formed over the tunneling dielectric layer. The layer stack is anisotropically etched to physically expose a semiconductor surface of the substrate underneath the memory opening. The sacrificial liner may be removed prior to, or after, the anisotropic etch. The silicon oxide liner is removed after the anisotropic etch. A semiconductor channel layer can be deposited directly on the tunneling dielectric layer as a single material layer without any interface therein.
    Type: Grant
    Filed: July 21, 2015
    Date of Patent: December 27, 2016
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Sateesh Koka, Zhenyu Lu, Wei Zhao, Ching-Huang Lu, Henry Chien, Yingda Dong, Raghuveer S. Makala, Somesh Peri, Rahul Sharangpani, George Matamis, Yuichi Ikezono, Hiroyuki Ogawa
  • Patent number: 9524977
    Abstract: Resistance of a semiconductor channel in three-dimensional memory stack structures can be reduced by forming a metal-semiconductor alloy region between a vertical semiconductor channel and a horizontal semiconductor channel located within a substrate. The metal-semiconductor alloy region can be formed by recessing a portion of the semiconductor material layer in the semiconductor substrate underneath a memory opening after formation of a memory film, selectively depositing a metallic material in the recess region, depositing a vertical semiconductor channel, and reacting the deposited metallic material with an adjacent portion of the semiconductor material layer and the vertical semiconductor channel. A sacrificial dielectric material layer can be formed on the memory film prior to the selective deposition of the metallic material.
    Type: Grant
    Filed: April 15, 2015
    Date of Patent: December 20, 2016
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Rahul Sharangpani, Raghuveer S. Makala, Sateesh Koka, Tomohiro Kubo, Junichi Ariyoshi, George Matamis
  • Patent number: 9515079
    Abstract: Blocking dielectric structures and/or thicker barrier metal films for preventing or reducing fluorine diffusion are provided. A blocking dielectric layer can be formed as an outer layer of a memory film in a memory stack structure extending through electrically insulating layers and sacrificial material layers. After formation of backside recesses by removal of the sacrificial material layers, dopants can be introduced into physically exposed portions of the blocking dielectric layer, for example, by plasma treatment or thermal treatment, to form silicon oxynitride regions which can reduce or prevent fluorine diffusion. Alternatively or additionally, a set of metal oxide blocking dielectric material portions can be formed in the backside recesses to retard or prevent fluorine diffusion. To minimize adverse impact on the electrically conductive layers formed in the backside recesses, the blocking dielectric material portions can be laterally recessed from a trench employed to form the backside recesses.
    Type: Grant
    Filed: June 26, 2015
    Date of Patent: December 6, 2016
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Sateesh Koka, Raghuveer S. Makala, Somesh Peri, Rahul Sharangpani, Yao-Sheng Lee, George Matamis, Wei Zhao
  • Publication number: 20160351497
    Abstract: A memory stack structure including a memory film and a vertical semiconductor channel can be formed within each memory opening that extends through a stack including an alternating plurality of insulator layers and sacrificial material layers. After formation of backside recesses through removal of the sacrificial material layers selective to the insulator layers, a backside blocking dielectric layer is formed in the backside recesses and sidewalls of the memory stack structures. A metallic barrier material portion can be formed in each backside recess. A cobalt metal portion can be formed in each backside recess. Each backside recess can be filled with a portion of a backside blocking dielectric layer, a metallic barrier material portion, a cobalt metal portion, and a metallic material portion including a material other than cobalt.
    Type: Application
    Filed: July 29, 2016
    Publication date: December 1, 2016
    Inventors: Somesh Peri, Rahul Sharangpani, Raghuveer S. Makala, Senaka Kanakamedala, Keerti Shukla
  • Patent number: 9496419
    Abstract: A memory film and a semiconductor channel can be formed within each memory opening that extends through a stack including an alternating plurality of insulator layers and sacrificial material layers. After formation of backside recesses through removal of the sacrificial material layers selective to the insulator layers, a ruthenium portion can be formed in each backside recess, and a polycrystalline conductive material portion can be formed on each ruthenium portion. Each ruthenium portion can be employed in lieu of a tungsten seed layer to function as a lower resistivity seed layer that enables subsequent deposition of a polycrystalline conductive material. The resulting electrically conductive lines can have a lower resistivity than conductive lines of comparable dimensions that employ tungsten seed layers.
    Type: Grant
    Filed: November 25, 2014
    Date of Patent: November 15, 2016
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Rahul Sharangpani, Raghuveer S. Makala, Sateesh Koka, George Matamis
  • Patent number: 9484357
    Abstract: A plurality of blocking dielectric portions can be formed between a memory stack structure and an alternating stack of first material layers and second material layers by selective deposition of a dielectric material layer. The plurality of blocking dielectric portions can be formed after removal of the second material layers selective to the first material layers by depositing a dielectric material on surfaces of the memory stack structure while avoiding deposition on surfaces of the first material layers. A deposition inhibitor material layer or a deposition promoter material layer can be optionally employed. Alternatively, the plurality of blocking dielectric portions can be formed on surfaces of the second material layers while avoiding deposition on surfaces of the first material layers after formation of the memory opening and prior to formation of the memory stack structure. The plurality of blocking dielectric portions are vertically spaced annular structures.
    Type: Grant
    Filed: December 16, 2014
    Date of Patent: November 1, 2016
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Raghuveer S. Makala, Rahul Sharangpani, Senaka Krishna Kanakamedala, Xiaofeng Liang, George Matamis, Sateesh Koka, Johann Alsmeier
  • Patent number: 9478558
    Abstract: A first blocking dielectric layer is formed in a memory opening through a stack of an alternating plurality of material layers and insulator layers. A spacer with a bottom opening is formed over the first blocking dielectric layer by deposition of a conformal material layer and an anisotropic etch. A horizontal portion of the first blocking dielectric layer at a bottom of the memory opening can be etched by an isotropic etch process that minimizes overetch into the substrate. An optional additional blocking dielectric layer, at least one charge storage element, a tunneling dielectric, and a semiconductor channel can be sequentially formed in the memory opening to provide a three-dimensional memory stack.
    Type: Grant
    Filed: January 20, 2015
    Date of Patent: October 25, 2016
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Sateesh Koka, Senaka Kanakamedala, Raghuveer S. Makala, Rahul Sharangpani, Yanli Zhang, Yao-Sheng Lee, George Matamis
  • Publication number: 20160307908
    Abstract: Resistance of a semiconductor channel in three-dimensional memory stack structures can be reduced by forming a metal-semiconductor alloy region between a vertical semiconductor channel and a horizontal semiconductor channel located within a substrate. The metal-semiconductor alloy region can be formed by recessing a portion of the semiconductor material layer in the semiconductor substrate underneath a memory opening after formation of a memory film, selectively depositing a metallic material in the recess region, depositing a vertical semiconductor channel, and reacting the deposited metallic material with an adjacent portion of the semiconductor material layer and the vertical semiconductor channel. A sacrificial dielectric material layer can be formed on the memory film prior to the selective deposition of the metallic material.
    Type: Application
    Filed: April 15, 2015
    Publication date: October 20, 2016
    Inventors: Rahul SHARANGPANI, Raghuveer S. MAKALA, Sateesh KOKA, Tomohiro KUBO, Junichi ARIYOSHI, George MATAMIS
  • Publication number: 20160293617
    Abstract: A method of making a monolithic three dimensional NAND string which contains a semiconductor channel and a plurality of control gate electrodes, includes selectively forming a plurality of discrete charge storage regions using atomic layer deposition. The plurality of discrete charge storage regions includes at least one of a metal or an electrically conductive metal oxide.
    Type: Application
    Filed: June 9, 2016
    Publication date: October 6, 2016
    Inventors: Rahul SHARANGPANI, Raghuveer S. MAKALA, Thomas Jongwan KWON, Senaka KANAKAMEDALA, George MATAMIS
  • Publication number: 20160284730
    Abstract: Methods of making monolithic three-dimensional memory devices include performing a first etch to form a memory opening and a second etch using a different etching process to remove a damaged portion of the semiconductor substrate from the bottom of the memory opening. A single crystal semiconductor material is formed over the substrate in the memory opening using an epitaxial growth process. Additional embodiments include improving the quality of the interface between the semiconductor channel material and the underlying semiconductor layers in the memory opening which may be damaged by the bottom opening etch, including forming single crystal semiconductor channel material by epitaxial growth from the bottom surface of the memory opening and/or oxidizing surfaces exposed to the bottom opening etch and removing the oxidized surfaces prior to forming the channel material. Monolithic three-dimensional memory devices formed by the embodiment methods are also disclosed.
    Type: Application
    Filed: June 10, 2016
    Publication date: September 29, 2016
    Inventors: Sateesh KOKA, Raghuveer S. MAKALA, Yanli ZHANG, Senaka KANAKAMEDALA, Rahul SHARANGPANI, Yao-Sheng LEE, George MATAMIS
  • Publication number: 20160211272
    Abstract: A first blocking dielectric layer is formed in a memory opening through a stack of an alternating plurality of material layers and insulator layers. A spacer with a bottom opening is formed over the first blocking dielectric layer by deposition of a conformal material layer and an anisotropic etch. A horizontal portion of the first blocking dielectric layer at a bottom of the memory opening can be etched by an isotropic etch process that minimizes overetch into the substrate. An optional additional blocking dielectric layer, at least one charge storage element, a tunneling dielectric, and a semiconductor channel can be sequentially formed in the memory opening to provide a three-dimensional memory stack.
    Type: Application
    Filed: January 20, 2015
    Publication date: July 21, 2016
    Inventors: Sateesh Koka, Senaka Kanakamedala, Raghuveer S. Makala, Rahul Sharangpani, Yanli Zhang, Yao-Sheng Lee, George Matamis
  • Patent number: 9397046
    Abstract: Fluorine-induced formation of voids and electrical shorts can be avoided by forming fluorine-free metal lines. Specifically, control gate electrodes of a three-dimensional memory device can be formed employing fluorine-free deposition processes. Fluorine-free tungsten nitride can be deposited as a metallic barrier liner employing atomic layer deposition. Fluorine-free tungsten nucleation layer can be subsequently deposited. Fluorine-free tungsten fill process can be employed to form the control gate electrodes. The fluorine-free control gate electrodes do not include fluorine therein, and thus, circumvents yield and reliability issues associated with residual fluorine that are present in fluorine-containing metal lines.
    Type: Grant
    Filed: April 29, 2015
    Date of Patent: July 19, 2016
    Assignee: SANDISK TECHNOLOGIES LLC
    Inventors: Rahul Sharangpani, Raghuveer S. Makala, Sateesh Koka, George Matamis
  • Patent number: 9379132
    Abstract: Methods of making monolithic three-dimensional memory devices include performing a first etch to form a memory opening and a second etch using a different etching process to remove a damaged portion of the semiconductor substrate from the bottom of the memory opening. A single crystal semiconductor material is formed over the substrate in the memory opening using an epitaxial growth process. Additional embodiments include improving the quality of the interface between the semiconductor channel material and the underlying semiconductor layers in the memory opening which may be damaged by the bottom opening etch, including forming single crystal semiconductor channel material by epitaxial growth from the bottom surface of the memory opening and/or oxidizing surfaces exposed to the bottom opening etch and removing the oxidized surfaces prior to forming the channel material. Monolithic three-dimensional memory devices formed by the embodiment methods are also disclosed.
    Type: Grant
    Filed: October 24, 2014
    Date of Patent: June 28, 2016
    Assignee: SANDISK TECHNOLOGIES INC.
    Inventors: Sateesh Koka, Raghuveer S. Makala, Yanli Zhang, Senaka Kanakamedala, Rahul Sharangpani, Yao-Sheng Lee, George Matamis